Aug till date, Assistant Professor (tenure-track) Department of Electrical Engineering, University of Texas at Dallas

Size: px
Start display at page:

Download "Aug till date, Assistant Professor (tenure-track) Department of Electrical Engineering, University of Texas at Dallas"

Transcription

1 PROFESSIONAL APPOINTMENT: Rama Sangireddy Department of Electrical Engineering University of Texas at Dallas, Richardson, TX Phone: (972) ; Aug till date, Assistant Professor (tenure-track) Department of Electrical Engineering, University of Texas at Dallas EDUCATION: Ph.D. in Computer Engineering, August 2003 Iowa State University, Ames, Iowa, USA Dissertation: On-Chip Adaptive Components for Balanced Computing Received Research Excellence Award for outstanding doctoral research. M.S. in Electrical Engineering, May 1999 University of Missouri-Rolla, USA. B.S. (distinction) in Electrical & Electronics Engineering, May 1996 National Institute of Technology (formerly Regional Engineering College), Warangal, India. ORIGINAL SCIENTIFIC RESEARCH: Contributions Developed novel low-power computing models where the under-utilized on-chip SRAM memory elements can be dynamically adapted as computing elements to accelerate multimedia and other relevant applications. This is done by exploiting the possibility of using a part of SRAM cache memory for computational purposes, striking a balance in the usage of memory and computing resources for various applications. A part of an L1 data cache was designed as a Reconfigurable Functional Cache (RFC). The SRAM logic in the cache was partitioned, without much overhead in area and access time, to perform lookup table (LUT) based computations. RFC plays a dual role by operating as a conventional cache memory or as a specialized computing unit depending on the application requirements. Designed an adaptive register file computing (ARC) unit, a novel on-chip dual-role circuit, with insignificant area overhead. The ARC unit supplements the conventional register bank to provide larger register storage capacity or acts as a specialized computing unit, depending on the requirement of a specific application. Presented circuit-level details for the implementation of the dual-role ARC unit, its integration in a processor pipeline, and the corresponding performance enhancement in various multimedia applications. This work of designing unique methodologies to adaptively utilize on-chip SRAM logic resources was first of its kind in the reconfigurable computing domain. Developed two path-breaking IP address lookup schemes: Elevator-Stairs algorithm and logw-elevators algorithm, which are efficient in the way IP packets can be forwarded at high data rates. The algorithms, unlike the past schemes, achieved the rare possibility of simultaneous optimization of multiple metrics such as lookup time, update time, memory usage, and time to construct the data structure. Developed a unique binary decision diagrams (BDDs) based optimized combinational logic for an efficient implementation of high-speed IP address lookup scheme in reconfigurable hardware. The results showed that the BDD hardware engine gives a throughput of up to million lookups per second (Ml/s) for a large routing table with 33,796 prefixes. Developed split pipeline architecture, a novel technique to distinguish and process instructions in separate pipeline hardware based on their source operand requirements. The split pipeline provides capability for processing instructions at a higher clock rate as compared to a conventional processor, but with almost the same instructions per cycle (IPC) throughput. Results showed that an 8-wide processor with split integer pipelines achieved a clock rate 15.8% faster than that of an 8-wide conventional processor with only 0.7% IPC loss. Similarly, a 4-wide processor with split pipeline design achieved a 19.69% faster clock rate than a 4-wide conventional processor with only 1.9% IPC loss. Proposed a novel Rename SRAM logic in wide-issue processor pipeline, where the logic is optimized based on instruction source operand demands, while retaining in-order instruction renaming. With this technique in 4-wide integer pipeline, an optimized rename logic reduced access time, power, and area by 14%, 42%, and 49%, respectively, with only 4.7% loss in IPC.

2 Developed the CMP-SIM tool that provides a highly flexible and user-adaptable platform for modeling and evaluating multi-core SoC architectures, a tool evidently first of its kind. The tool was made available for public use at in October Since then it has attracted attention of several researchers across the world. Besides, the tool has been introduced with significant success into the graduate level computer architecture courses at UT-Dallas for students to experiment and evaluate state-of-the-art multi-core processor design techniques. This tool benefits the research community at large. Proposed streamline buffers, a novel mechanism to handle the long latency instructions that have entered the pipeline and clogged the instruction window (IW). Our novel technique of supplementing the out-of-order IW with in-order streamline buffers alleviated to a significant extent the clogging in the pipeline of a high throughput processor. Current research project is developing a novel programmable system-on-chip (SoC) architecture that will have multiple heterogeneous SIMPLE cores to meet the performance requirements of diverse wireless standards. The envisioned SoC will consist of a layout of multiple programmable radio processor (PRP) cores, where each PRP core is designed as a Single Instruction Multiple Programmable elements (SIMPLE) processor. This design framework will facilitate a performance-effective yet flexible platform for radio processing. Articles in Refereed Journals 1. Hui Wang, Rama Sangireddy, and Sandeep Baldawa, Optimizing Instruction Scheduling Through Combined In-order and o-o-o Execution in SMT Processors, IEEE Transactions on Parallel and Distributed Systems, accepted in April 2008 and to appear in an upcoming issue. 2. Hui Wang, Jatan Shah, and Rama Sangireddy, Streamlining long latency instructions for seamlessly combined in-order and out-of-order execution, Elsevier Journal of Microprocessors and Microsystems, accepted in April 2008 and to appear in an upcoming issue. 3. Jatan Shah and Rama Sangireddy, Operand load based split pipeline architecture for high clock rate and commensurable IPC, IEEE Transactions on Parallel and Distributed Systems, Vol. 19, No. 4, April 2008, pp Rama Sangireddy and Prabhu Rajamani, Scalable Reconfigurable Architectures for High-Performance Energy-Efficient Multimedia Processing, ISCA International Journal of Computers and Their Applications, Vol. 14, No. 2, June 2007, pp Rama Sangireddy, "Register Port Complexity Reduction in Wide-Issue Processors with Selective Instruction Execution," Elsevier Journal of Microprocessors and Microsystems, Vol. 31, Issue 1, February 2007, pp Rama Sangireddy and Arun K. Somani, "On-Chip Adaptive Circuits for Fast Media Processing," IEEE Transactions on Circuits and Systems II, Vol. 53, No. 9, September 2006, pp Rama Sangireddy, Reducing Rename Logic Complexity for Low-power High-speed Front-end Architectures, IEEE Transactions on Computers, Vol. 55, No. 6, June 2006, pp Rama Sangireddy, Natsuhiko Futamura, Srinivas Aluru, and Arun K. Somani, "Scalable, Memory Efficient, High-Speed Algorithms for IP Lookups," IEEE/ACM Transactions on Networking, Vol.13, Issue 4, August 2005, pp Rama Sangireddy, Huesung Kim, and Arun K. Somani, "Low-Power High-Performance Reconfigurable Computing Cache Architectures," IEEE Transactions on Computers, Vol.53, No.10, October 2004, pp Rama Sangireddy and Arun K. Somani, "High-Speed IP Routing with Binary Decision Diagrams Based Hardware Address Lookup Engine," IEEE Journal on Selected Areas in Communications, IEEE J-SAC, Vol. 21. No. 4, May 2003, pp Articles in Review with Refereed Journals 11. Hui Wang, Sandeep Baldawa, Rama Sangireddy, Sreekala Puduru, and Sm M Rahman, A scalable technique for dependable cache consistency in chip multiprocessor (CMP) systems, IEEE Transactions on Dependable and Secure Computing, revised manuscript to be submitted for second round review. 12. Rama Sangireddy, Mitigating hotspots in dispatch logic through partitioned renaming, IEEE Transactions on Computers, submitted and in review. 13. Terrell Bennett and Rama Sangireddy, Novel Submicron Technology Designs for Multi-Functional Unit Dynamic Instruction Selection Logic, IEEE Transactions on Computers, submitted and in review.

3 Articles in preparation to be submitted to Journals 14. Mangesh Kunchanwar, Durga Prasad, and Rama Sangireddy, On future of wireless digital radio processing, manuscript in preparation to be submitted to IEEE Transactions on Mobile Computing. 15. Durga Prasad, Mangesh Kunchanwar, and Rama Sangireddy, Dynamics of accelerator selection for programmable radio architectures, manuscript in preparation to be submitted to IEEE Transactions on Mobile Computing. 16. Prabhu Rajamani and Rama Sangireddy, Power and performance trade-offs in CPU-OS management, manuscript in preparation to be submitted to IEEE Transactions on Computers. Tools Developed for Scientific Community s Benefit Sandeep Baldawa and Rama Sangireddy, CMP-SIM: An Environment for Simulating Chip Multiprocessor (CMP) Architectures, University of Texas at Dallas, October o o An innovative tool to model, simulate, and evaluate state-of-the-art multi-core processor architectures o The tool is being used by various researchers at several universities such as UT Austin, UC Davis, Iowa State University, University of Cincinnati-Ohio, Indian Institute of Science, University of Belgrade, and UC Irvine. Articles in Peer-reviewed and Refereed Conferences 1. Terrell Bennett and Rama Sangireddy, "An Optimal Multi-Functional Unit Dynamic Instruction Selection Logic at Submicron Technologies," Proceedings of 21st IEEE International Conference on VLSI Design (VLSI-2008), January 2008, pp Hui Wang, Sandeep Baldawa, and Rama Sangireddy, "Dynamic Error Detection for Dependable Cache Coherency in Multicore Architecture," Proceedings of 21st IEEE International Conference on VLSI Design (VLSI-2008), January 2008, pp Jatan Shah and Rama Sangireddy, "Higher Clock Rate at Comparable IPC Through Reduced Circuit Complexity in Instruction Format Based Pipeline Clustering," Proceedings of 2007 IEEE International Symposium on Circuits and Systems (ISCAS-2007), May 2007, pp Rama Sangireddy, Fast and Low-Power Front-End Architectures with Reduced Rename Logic Complexity, Proc IEEE International Symposium on Circuits and Systems (ISCAS-2006), May 2006, pp Prabhu Rajamani, Jatan Shah, Vadhiraj Sankaranarayanan, and Rama Sangireddy, High Performance and Alleviated Hot-spot Problem in Processor Front-end with Enhanced Instruction Fetch Bandwidth Utilization, Proc. IEEE International Performance Computing and Communications Conference, April 2006, pp Rama Sangireddy, "Instruction Format Based Selective Execution for Register Port Complexity Reduction in High-Performance Processors," Proceedings of High-Performance Computing Architecture track in IEEE Third International Conference on Information Technology: New Generations, April 2006, pp Rama Sangireddy and Prabhu Rajamani, Performance Optimization with Scalable Reconfigurable Computing Systems, Proceedings of IEEE 19th International Conference on VLSI Design, January 2006, pp Hui Wang, Sreekala Puduru, and Rama Sangireddy, A scalable scheme for dependable cache consistency architecture in wireless ad-hoc networks, Proceedings of First IEEE International Workshop on Next Generation Wireless Networks, December Rama Sangireddy, "Register Organization for Enhanced On-chip Parallelism," Proceedings of ASAP2004, The IEEE 15th International Conference on Application-specific Systems, Architectures and Processors, September 2004, pp Rama Sangireddy and Arun K. Somani, "Exploiting Quiescent States in Register Lifetime," Proceedings of ICCD2004, The IEEE 22nd International Conference on Computer Design, October 2004, pp Rama Sangireddy, Huesung Kim, and Arun K. Somani, "Timing Issues of Operating Mode Switch in High Performance Reconfigurable Architectures," Proceedings of HiPC2003, The Tenth Annual International Conference on High Performance Computing, December 2003, pp Natsuhiko Futamura, Rama Sangireddy, Srinivas Aluru, and Arun K. Somani, "Scalable, Memory Efficient, High-Speed Lookup and Update Algorithms for IP Routing," Proceedings of 12 th IEEE International Conference on Computer Communications and Networks, ICCCN, October 2003, pp Rama Sangireddy and Arun K. Somani, "Application-Specific Computing with Adaptive Register file Architectures," Proceedings of ASAP-2003, The IEEE 14 th International Conference on Application-specific Systems, Architectures and Processors, June 2003, pp Rama Sangireddy, "Shadow IP Route Caching for Trusted Internet Routing," Proceedings of TIW-2002, The Trusted Internet Workshop, December 2002.

4 15. Rama Sangireddy, Huesung Kim, and Arun K. Somani, "Low-Power High-Performance Adaptive Computing Architectures for Multimedia Processing," Proceedings of HiPC2002, The Ninth Annual International Conference on High Performance Computing, December 2002, pp Rama Sangireddy, Huesung Kim, and Arun K. Somani, "Timing Configuration Switch in Reconfigurable Functional Cache Based Architectures," Proceedings of FPGA2002, Tenth ACM International Symposium on Field-Programmable Gate Arrays, February Rama Sangireddy and Arun K. Somani, "Binary Decision Diagrams for Efficient Hardware Implementation of Fast IP Routing Lookups," Proceedings of ICCCN2001, Tenth IEEE International Conference on Computer Communications and Networks, October 2001, pp Rama Sangireddy and Sreenivas Aluru, "Harmonic Elimination in HVDC Transmission-Recent Trends," CURRENTS'95, National Symposium in Electrical Engineering, Tiruchirapalli, India, March Mangesh Kunchanwar, Durga Prasad, and Rama Sangireddy, Novel instruction accelerators for future mobile digital computing, to be submitted to Hotmobile 2009, The Tenth Workshop on Mobile Computing, Systems, and Applications. 20. Durga Prasad, Mangesh Kunchanwar, and Rama Sangireddy, Dynamics of accelerator selection for programmable mobile radio processors, to be submitted to Mobicom Prabhu Rajamani and Rama Sangireddy, Dynamic trade-offs between Power and performance in CPU-OS management, to be submitted. STUDENTS GRADUATED: 1. Hui Wang (Ph.D.) (fall 2007) o Dissertation title: Conjoint Component Design for High Performance and Dependable Chip Multithreading Systems o Committee: Prof. Cyrus D. Cantrell, Prof. Edwin Sha, Dr. Nourani. o Employed with Agilent Technologies. 2. Sandeep Baldawa (M.S.) (fall 2007) o Thesis title: CMP-SIM: A Chip Multiprocessor Simulation Environment o Committee: Prof. Edwin Sha, Dr. Roozbeh Jafari. o Employed with Agilent Technologies. 3. Terrell Bennett (M.S.) (spring 2007) o Thesis title: Design and Analysis of Dynamic Instruction Scheduling Logic Using Submicron Technologies o Committee: Prof. Poras Balsara, Dr. Mehrdad Nourani. o Employed with Texas Instruments. 4. Jatan Shah (M.S.) (fall 2006) o Thesis title: Split Pipeline Architectures for Higher Clock Rate and Commensurable IPC o Committee: Prof. Poras Balsara, Dr. Mehrdad Nourani. o Employed with Texas Instruments. 5. Prabhu Rajamani (M.S.) (summer 2006) o Thesis title: Caching, Tracing, and Replicating Non-contiguous Instruction Blocks o Committee: Dr. Dinesh Bhatia, Dr. Mehrdad Nourani. o Continuing Ph.D. program since fall 2006 CURRENT GRADUATE STUDENTS: 1. Prabhu Rajamani (Ph.D.) o Commenced in May 2006 o Passed Ph.D. qualifying examination in spring 2006 o Expected Ph.D. proposal oral examination in fall 2008 o Expected graduation in spring Terrell Bennett (Ph.D.) o Commencing in August 2008 o Expected Ph.D. qualifying examination in spring 2009 o Expected Ph.D. proposal oral examination in spring 2010 o Expected graduation in spring Durga P. Prasad (M.S.) a. Commenced in August 2007, Expected graduation in spring Mangesh K. Kunchamwar (M.S.) a. Commenced in August 2007, Expected graduation in spring 2009

5 INVITED TALKS: High Performance Dependable Single Chip Multithreading Systems IEEE Dallas Chapter, Dallas (June 2007) Adaptive and Reconfigurable Computing: Opportunities and New Paradigms University of Nevada, Las Vegas (April 2006) Adaptive On-Chip Architectures for Low-Power High-Performance Multimedia Processing Texas Instruments, Dallas, Texas (February 2006) Trends in High Performance and Low-Power Computing National Institute of Technology, Warangal, India (January 2006) Exploiting quiescent states in register lifetime: Processor design implications Intel India Research Labs, Intel Corporation, India (January 2006) On-chip Adaptive components for low-power high-performance multimedia processing Texas Instruments Inc., Bangalore, India (December 2005) Trends in Processor Architectures National Institute of Technology, Warangal, India (December 2005) EXTERNAL FUNDING: 1. Semiconductor Research Corporation (SRC), Novel Instruction Set Architecture Designs for Programmable Multiple Standard Radio Processors. Total amount USD150,000, 08/01/08-07/31/2011 (co-pi: Poras Balsara) 2. IRIS Technologies, Research in High-Performance Hybrid Systems Architecture, January Total amount USD 15, Calpont Corporation, Research in Computer Systems Architecture, in Sept Total amount USD 12, UTD Erik Jonsson School, SimpleCMP: An Environment for Simulating Chip Multiprocessor (CMP) Architectures, funded in January Total amount USD 23,400. PROFESSIONAL RECOGNITIONS, HONORS & MEMBERSHIPS: Senior Member of IEEE and IEEE Computer Society. Received Research Excellence Award for accomplishments in Ph.D. at Iowa State University. Completed B.S. in Electrical Engineering with distinction. Invited as a panel member, National Science Foundation (NSF) proposal review on Computer Architecture, January Invited as a panel member, National Science Foundation (NSF) proposal review on Computer Research Infrastructure (CRI), October Invited to deliver guest research lectures at IEEE chapters of Dallas and Las Vegas, Texas Instruments, Intel Research labs, and several other academic institutions. CLASSROOM TEACHING: 2008, fall, EE6304, Computer Architecture for graduate students, enrollment , fall, EE4304, Computer Architecture for undergraduate students, enrollment , summer, EE4304, Computer Architecture for undergraduate students, enrollment , spring, EE7304, Advanced Computer Architecture, enrollment 8, evaluation , fall, EE6304, Computer Architecture for graduate students, enrollment 45, evaluation , fall, EE4304, Computer Architecture for undergraduate students, enrollment 45, evaluation , summer, EE4304, Computer Architecture for undergraduate students, enrollment 34, evaluation , spring, EE7304, Advanced Computer Architecture, enrollment 14, evaluation , fall, EE6304, Computer Architecture for graduate students, enrollment 41, evaluation , fall, EE4304, Computer Architecture for undergraduate students, enrollment 21, evaluation , summer, EE4304, Computer Architecture for undergraduate students, enrollment 30, evaluation , spring, EE7304, Advanced Computer Architecture, enrollment 12, evaluation , fall, EE6304, Computer Architecture for graduate students, enrollment 39, evaluation , fall, EE4304, Computer Architecture for undergraduate students, enrollment 46, evaluation , spring, EE6304, Computer Architecture for graduate students, enrollment 36, evaluation , fall, EE4304, Computer Architecture for undergraduate students, enrollment 19, evaluation , fall, EE7304, Advanced Computer Architecture, enrollment 6, evaluation , spring, EE6307, Fault Tolerant Digital Systems for graduate students, enrollment 11, evaluation 2.78.

6 PROFESSIONAL SERVICE ACTIVITIES: Member of Graduate committee, Department of Electrical Engineering, UT-Dallas, October 2003 till date. Member of Graduate committee, Computer Engineering Program, UT-Dallas, January 2008 till date. Local Arrangements Chair, 7th IEEE Dallas Circuits and Systems (DCAS) Workshop, October Panel member, National Science Foundation (NSF) proposal review on Computer Architecture, January 2007 Panel member, National Science Foundation (NSF) proposal review on Computer Research Infrastructure (CRI), October Publicity Chair, First IEEE International Workshop on Next Generation Wireless Networks [IEEE WoNGeN '05] Member of Technical Program Committee, 4th International Trusted Internet Workshop 2005, [TIW-2005] Sessions chair, 12 th IEEE International Conference on Computer Communications and Networks (ICCCN), October Technical paper reviewer for IEEE Transactions on Computers, IEEE Transactions on Circuits & Systems, IEEE Journal of Selected areas in Communications (JSAC), IEEE Transactions on Parallel and Distributed Systems, IEEE Communications Letters, Several International Conferences & Workshops. Had established the High Performance Dependable Computing Laboratory in October 2003, after joining the EE department at UTD. Currently responsible to supervise a team of graduate students to conduct research in the areas of Computer Architecture, Computer Communications and Dependable Computing. Till date had served as a member or an external chair of 8 Ph.D. dissertation committees and 7 M.S. thesis committees at UT-Dallas.

Brian F. Cooper. Distributed systems, digital libraries, and database systems

Brian F. Cooper. Distributed systems, digital libraries, and database systems Brian F. Cooper Home Office Internet 2240 Homestead Ct. #206 Stanford University cooperb@stanford.edu Los Altos, CA 94024 Gates 424 http://www.stanford.edu/~cooperb/app/ (408) 730-5543 Stanford, CA 94305

More information

HAI ZHOU. Evanston, IL Glenview, IL (847) (o) (847) (h)

HAI ZHOU. Evanston, IL Glenview, IL (847) (o) (847) (h) HAI ZHOU Electrical and Computer Engineering Northwestern University 2535 Happy Hollow Rd. Evanston, IL 60208-3118 Glenview, IL 60025 haizhou@ece.nwu.edu www.ece.nwu.edu/~haizhou (847) 491-4155 (o) (847)

More information

Department of Electrical and Computer Engineering, University of Rochester, Computer Studies Building,

Department of Electrical and Computer Engineering, University of Rochester, Computer Studies Building, ,, Computer Studies Building, BOX 270231, Rochester, New York 14627 585.360.6181 (phone) kose@ece.rochester.edu http://www.ece.rochester.edu/ kose Research Interests and Vision Research interests: Design

More information

EDUCATION RESEARCH EXPERIENCE

EDUCATION RESEARCH EXPERIENCE PERSONAL Name: Mais Nijim Gender: Female Address: 901 walkway, apartment A1 Socorro, NM 87801 Email: mais@cs.nmt.edu Phone: (505)517-0150 (505)650-0400 RESEARCH INTEREST Computer Architecture Storage Systems

More information

CURRICULUM VITAE. Discipline University /Board Year % Secured. Indian Institute of Technology (IIT), Kharagpur. (NIT), Rourkela

CURRICULUM VITAE. Discipline University /Board Year % Secured. Indian Institute of Technology (IIT), Kharagpur. (NIT), Rourkela CURRICULUM VITAE Name: Dr. ASHOK KUMAR TURUK Personal Data : Position Held: Assistant Professor Department : Computer Science & Engineering Office Address : Dept. of Computer Science & Engineering. (NIT)

More information

Jun Li, Ph.D. School of Computing and Information Sciences Phone:

Jun Li, Ph.D. School of Computing and Information Sciences Phone: Jun Li, Ph.D. School of Computing and Information Sciences Phone: + 1-305-348-4964 Florida International University Email: junli @ cs. fiu. edu 11200 SW 8th St, ECS 380, Miami, FL 33199 Web: http://users.cs.fiu.edu/

More information

Stavros Nikolaou. 413 Gates Hall URL: Ithaca, NY, 14853, USA Date of Birth: December, 1987

Stavros Nikolaou. 413 Gates Hall URL:  Ithaca, NY, 14853, USA Date of Birth: December, 1987 413 Gates Hall +1 6073795409 Department of Computer Science Cornell University email: snikolaou@cs.cornell.edu URL: www.cs.cornell.edu/~snikolaou Ithaca, NY, 14853, USA Date of Birth: December, 1987 Education

More information

FACULTY PROFILE. Total Experience : Academic : 7 Years and 3 Months. Degree Branch / Specialization College University

FACULTY PROFILE. Total Experience : Academic : 7 Years and 3 Months. Degree Branch / Specialization College University FACULTY PROFILE Name Designation Email ID : A.K.Kavitha : Assistant Professor : kavitha.ece@srit.org Area of Specialization : Wireless Communication Total Experience : Academic : 7 Years and 3 Industry

More information

Degree Branch / Specialization College University CSE SONA COLLEGE OF TECHNOLOGY : ASSISTANT PROFESSOR (SENIOR GRADE) ASSISTANT PROFESSOR

Degree Branch / Specialization College University CSE SONA COLLEGE OF TECHNOLOGY : ASSISTANT PROFESSOR (SENIOR GRADE) ASSISTANT PROFESSOR FACULTY PROFILE Name Designation Email ID : NISHA SOMS : ASSISTANT PROFESSOR (SENIOR GRADE) : nishasoms.cse@srit.org Area of Specialization : Wireless Ad Hoc Networks, Mobile Computing Cryptography and

More information

Dr. Spencer Sevilla Postdoctoral Researcher, University of Washington

Dr. Spencer Sevilla Postdoctoral Researcher, University of Washington Dr. Spencer Sevilla Postdoctoral Researcher, University of Washington email: sevilla@cs.washington.edu Research Interests Computer networks, Host mobility, Web technology, Content caching Education University

More information

The ECE Curriculum. Prof. Bruce H. Krogh Associate Dept. Head.

The ECE Curriculum. Prof. Bruce H. Krogh Associate Dept. Head. The ECE Curriculum Prof. Bruce H. Krogh Associate Dept. Head krogh@ece.cmu.edu 1 Freshman year ECE Core Courses 18-100 Introduction to Electrical and Computer Engineering physical devices analog circuits

More information

The CISM Education Plan (updated August 2006)

The CISM Education Plan (updated August 2006) The CISM Education Mission The CISM Education Plan (updated August 2006) The CISM Education Mission is to recruit and train the next generation of space physicists and imbue them with an understanding

More information

OpenSFS Test Cluster Donation. Dr. Nihat Altiparmak, Assistant Professor Computer Engineering & Computer Science Department University of Louisville

OpenSFS Test Cluster Donation. Dr. Nihat Altiparmak, Assistant Professor Computer Engineering & Computer Science Department University of Louisville OpenSFS Test Cluster Donation Dr. Nihat Altiparmak, Assistant Professor Computer Engineering & Computer Science Department University of Louisville 4/24/2018 Donation Details Jan 5, 2018 OpenSFS announced

More information

Amy Babay April 2018

Amy Babay April 2018 Amy Babay www.dsn.jhu.edu/~babay 814-528-4205 babay@cs.jhu.edu Education PhD in Computer Science April 2018 PhD Research: Structured overlay networks for a new generation of Internet services, dependable

More information

CURRICULUM VITAE. June, 2013

CURRICULUM VITAE. June, 2013 CURRICULUM VITAE ד"ר אבי סופר Dr. Avi Soffer June, 2013 ORT Braude College, Department of Software Engineering, P.O. Box 78, Karmiel 2161002, Israel Telephone: +972-4-990-1720 Email: asoffer@braude.ac.il

More information

David Kebo Houngninou Instructional Assistant Professor Department of Computer Science and Engineering Texas A&M University *

David Kebo Houngninou Instructional Assistant Professor Department of Computer Science and Engineering Texas A&M University * David Kebo Houngninou Instructional Assistant Professor Department of Computer Science and Engineering Texas A&M University * davidkebo@tamu.edu EDUCATION Ph.D. in Computer Engineering Southern Methodist

More information

Computer Architecture: Multi-Core Processors: Why? Prof. Onur Mutlu Carnegie Mellon University

Computer Architecture: Multi-Core Processors: Why? Prof. Onur Mutlu Carnegie Mellon University Computer Architecture: Multi-Core Processors: Why? Prof. Onur Mutlu Carnegie Mellon University Moore s Law Moore, Cramming more components onto integrated circuits, Electronics, 1965. 2 3 Multi-Core Idea:

More information

Please consult the Department of Engineering about the Computer Engineering Emphasis.

Please consult the Department of Engineering about the Computer Engineering Emphasis. COMPUTER SCIENCE Computer science is a dynamically growing discipline. ABOUT THE PROGRAM The Department of Computer Science is committed to providing students with a program that includes the basic fundamentals

More information

JOYCE JIYOUNG WHANG EDUCATION

JOYCE JIYOUNG WHANG EDUCATION JOYCE JIYOUNG WHANG Assistant Professor Department of Computer Science and Engineering Sungkyunkwan University (SKKU) Office: Engineering Building 2, #27326 Lab: Engineering Building 2, #26315B (Big Data

More information

Integrating MRPSOC with multigrain parallelism for improvement of performance

Integrating MRPSOC with multigrain parallelism for improvement of performance Integrating MRPSOC with multigrain parallelism for improvement of performance 1 Swathi S T, 2 Kavitha V 1 PG Student [VLSI], Dept. of ECE, CMRIT, Bangalore, Karnataka, India 2 Ph.D Scholar, Jain University,

More information

Dr. Imran Khan University of Nebraska-Lincoln Marketing (402)

Dr. Imran Khan University of Nebraska-Lincoln Marketing (402) Dr. Imran Khan University of Nebraska-Lincoln Marketing (402) 472-4536 Email: ikhan3@unl.edu Education DBA, Kennesaw State University, 2014. Major: Marketing Dissertation Title: Vendor Firm Characteristics

More information

Processor Architectures At A Glance: M.I.T. Raw vs. UC Davis AsAP

Processor Architectures At A Glance: M.I.T. Raw vs. UC Davis AsAP Processor Architectures At A Glance: M.I.T. Raw vs. UC Davis AsAP Presenter: Course: EEC 289Q: Reconfigurable Computing Course Instructor: Professor Soheil Ghiasi Outline Overview of M.I.T. Raw processor

More information

Resume. Techniques. Mail ID: Contact No.: S.No. Position held Organisation From To. AU PG Center, Vizianagaram

Resume. Techniques. Mail ID: Contact No.: S.No. Position held Organisation From To. AU PG Center, Vizianagaram Resume Name: Designation: Qualifications: Subjects taught: Research specialization: Dr. M.Seshashayee Assistant Professor MCA, M.Tech, Ph.D. Programming In Java, Internet programming, Software Engineering,

More information

MS in Electrical Engineering & MS in Computer Engineering

MS in Electrical Engineering & MS in Computer Engineering MS in Electrical Engineering & MS in Computer Engineering Choosing a Degree Program Specialization Area & Degree Option Useful Hints George Mason University Volgenau School of Engineering (VSE) College

More information

Bandwidth Recycling using Variable Bit Rate

Bandwidth Recycling using Variable Bit Rate Bandwidth Recycling using Variable Bit Rate M.Swapna VATHSALYA INSTITUTE OF SCIENCE AND TECHNOLOGY ANANTHARAM, BHONGIR Mobile No:9666255511, E-mail: raviralaswapna@gmail.com Mr. P. V. S. Rama Prasad Associate

More information

Amir Aminzadeh Gohari

Amir Aminzadeh Gohari Amir Aminzadeh Gohari Contact Information Computer Eng. Phone: (707) 953-2647 E-mail: amirazg@ece.ucsb.edu Santa Barbara, CA 93106 USA Web: http://ece.ucsb.edu/ amirazg Education Sept. 2007 June 2011 Ph.D.,

More information

MAGNO QUEIROZ Curriculum Vitae

MAGNO QUEIROZ Curriculum Vitae MAGNO QUEIROZ Curriculum Vitae Office Management Information Systems Jon M. Huntsman School of Business Utah State University 3515 Old Main Hill Logan, UT 84322-3515 Location: Eccles Business Building

More information

Ranveer Chandra. Computer Networks, Mobile Computing, Distributed Systems, Sensor Networks, Pervasive Computing

Ranveer Chandra. Computer Networks, Mobile Computing, Distributed Systems, Sensor Networks, Pervasive Computing 4110 Upson Hall Department of Computer Science http://www.cs.cornell.edu/people/ranveer Ranveer Chandra Phone: (607) 592-2274 (cell) (607) 255-9196 (office) Fax : (607) 255-4428 E-mail: ranveer@cs.cornell.edu

More information

SPYROS TRAGOUDAS. Professor and Department Chair Site Director, NSF I/UCRC for Embedded Systems

SPYROS TRAGOUDAS. Professor and Department Chair Site Director, NSF I/UCRC for Embedded Systems SPYROS TRAGOUDAS Professor and Department Chair Site Director, NSF I/UCRC for Embedded Systems Electrical & Computer Engineering Department Southern Illinois University Carbondale, IL 62901 cell: (618)

More information

PhD coursework at Fox College of Business, Temple University, Philadelphia, PA Concentration: Information Systems (GPA: 3.9/4.

PhD coursework at Fox College of Business, Temple University, Philadelphia, PA Concentration: Information Systems (GPA: 3.9/4. Rui Z. Sundrup Doctoral Candidate Department of Operations, Business Analytics and Information Systems Carl H. Lindner College of Business University of Cincinnati, Cincinnati, OH 45221 2925 Campus Green

More information

John Clements Department of Computer Science Cal Poly State University 1 Grand Street San Luis Obispo, CA (805)

John Clements Department of Computer Science Cal Poly State University 1 Grand Street San Luis Obispo, CA (805) Curriculum Vitae Contact Information Education John Clements Department of Computer Science Cal Poly State University 1 Grand Street San Luis Obispo, CA 93407 (805)756-6528 clements@brinckerhoff.org 2005

More information

Title: ====== Open Research Compiler (ORC): Proliferation of Technologies and Tools

Title: ====== Open Research Compiler (ORC): Proliferation of Technologies and Tools Tutorial Proposal to Micro-36 Title: ====== Open Research Compiler (ORC): Proliferation of Technologies and Tools Abstract: ========= Open Research Compiler (ORC) has been well adopted by the research

More information

Computer Architecture: Multi-Core Processors: Why? Onur Mutlu & Seth Copen Goldstein Carnegie Mellon University 9/11/13

Computer Architecture: Multi-Core Processors: Why? Onur Mutlu & Seth Copen Goldstein Carnegie Mellon University 9/11/13 Computer Architecture: Multi-Core Processors: Why? Onur Mutlu & Seth Copen Goldstein Carnegie Mellon University 9/11/13 Moore s Law Moore, Cramming more components onto integrated circuits, Electronics,

More information

YOUNGMIN YI. B.S. in Computer Engineering, 2000 Seoul National University (SNU), Seoul, Korea

YOUNGMIN YI. B.S. in Computer Engineering, 2000 Seoul National University (SNU), Seoul, Korea YOUNGMIN YI Parallel Computing Lab Phone: +1 (925) 348-1095 573 Soda Hall Email: ymyi@eecs.berkeley.edu Electrical Engineering and Computer Science Web: http://eecs.berkeley.edu/~ymyi University of California,

More information

Chris Vegter University of Northern Colorado Monfort College of Business (970)

Chris Vegter University of Northern Colorado Monfort College of Business (970) Chris Vegter University of Northern Colorado Monfort College of Business (970) 351-1244 Email: chris.vegter@unco.edu Education MBA, Colorado State University, 2006. Area of Study: Business Administration

More information

Jung-Lin Yang. Ph.D. and M.S. degree in the Dept. of Electrical and Computer Engineering University of Utah expected spring 2003

Jung-Lin Yang. Ph.D. and M.S. degree in the Dept. of Electrical and Computer Engineering University of Utah expected spring 2003 Jung-Lin Yang Business Address: 50 South Campus Drive, RM 3280 Salt Lake City, UT 84112 (801) 581-8378 Home Address: 1115 Medical Plaza Salt Lake City, UT 84112 (801) 583-0596 (801) 949-8263 http://www.cs.utah.edu/~jyang

More information

JOYCE JIYOUNG WHANG. June 2008 May 2010: Undergraduate Research Assistant, Department of Computer Science and Engineering, Ewha Womans University.

JOYCE JIYOUNG WHANG. June 2008 May 2010: Undergraduate Research Assistant, Department of Computer Science and Engineering, Ewha Womans University. JOYCE JIYOUNG WHANG Assistant Professor Department of Computer Science and Engineering Sungkyunkwan University (SKKU) Office: Engineering Building 2, #27326 Lab: Engineering Building 2, #26315B (Big Data

More information

CONCENTRATIONS: HIGH-PERFORMANCE COMPUTING & BIOINFORMATICS CYBER-SECURITY & NETWORKING

CONCENTRATIONS: HIGH-PERFORMANCE COMPUTING & BIOINFORMATICS CYBER-SECURITY & NETWORKING MAJOR: DEGREE: COMPUTER SCIENCE MASTER OF SCIENCE (M.S.) CONCENTRATIONS: HIGH-PERFORMANCE COMPUTING & BIOINFORMATICS CYBER-SECURITY & NETWORKING The Department of Computer Science offers a Master of Science

More information

Dr. Ishaq Unwala Rockwell Pl Phone #: (512)

Dr. Ishaq Unwala Rockwell Pl Phone #: (512) Dr. Ishaq Unwala 11400 Rockwell Pl Phone #: (512) 567-4467 Austin, TX 78726 i.unwala@gmail.com WORK EXPERIENCE University of Houston Clear Lake, Houston, TX Aug '14 - present Assistant Professor of Computer

More information

Konstantinos Krommydas, Ph.D.

Konstantinos Krommydas, Ph.D. , Ph.D. E-mail: kokrommi@gmail.com Phone: (+1) 540-394-0522 Web: www.cs.vt.edu/~kokrommy w LinkedIn: www.linkedin.com/in/krommydas EDUCATION Virginia Polytechnic Institute and State University (Virginia

More information

Abhishek Chakraborty

Abhishek Chakraborty Abhishek Chakraborty Institute Post Doctoral Fellow Department of Computer Science and Engineering Indian Institute of Technology Madras Chennai 600036, India Phone: +91-859-286-2863/+91-943-498-6672 Email:

More information

AYAN MONDAL ayan.mondal/

AYAN MONDAL ayan.mondal/ AYAN MONDAL +91-7872773669 mondalayan12@gmail.com, ayanmondal@iitkgp.ac.in http://cse.iitkgp.ac.in/ ayan.mondal/ Present Address Kharagpur - 721302 India Permanent Address Ashrampara (Teachers Colony)

More information

Personal Profile. Allied Additional Subordinate Subject studied. Management Information System. Electronic Commerce. Image Processing.

Personal Profile. Allied Additional Subordinate Subject studied. Management Information System. Electronic Commerce. Image Processing. Personal Profile (1) Name of the teacher (in full): Ms. Sarika Vijay Purao (2) Department: (3) Designation: Assistant Professor (4) Qualifications of the teacher:- Degree/ Post Graduate Degree Examinatio

More information

Wireless Communications, Information Theory, Physical Layer Security, Cyber Security for Smart Grid, Cryptography, Network Coding.

Wireless Communications, Information Theory, Physical Layer Security, Cyber Security for Smart Grid, Cryptography, Network Coding. Mustafa El-Halabi Contact Information Fleifel Building Cell Phone: + (979) 422 4585 Mathaf E-mail: mhalabi@aust.edu.lb Beirut, Lebanon Webpage: https://mustafa-halabi.appspot.com/ Research Interests Education

More information

Overview of ABET Kent Hamlin Director Institute of Nuclear Power Operations Commissioner TAC of ABET

Overview of ABET Kent Hamlin Director Institute of Nuclear Power Operations Commissioner TAC of ABET Overview of ABET Kent Hamlin Director Institute of Nuclear Power Operations Commissioner TAC of ABET 1 st National Meeting on Improving Education and Training For Chinese Nuclear Power Industry Personnel

More information

High Performance Computing on MapReduce Programming Framework

High Performance Computing on MapReduce Programming Framework International Journal of Private Cloud Computing Environment and Management Vol. 2, No. 1, (2015), pp. 27-32 http://dx.doi.org/10.21742/ijpccem.2015.2.1.04 High Performance Computing on MapReduce Programming

More information

Matthew Patrick Sopha Clinical Assistant Professor Department of Information Systems, W. P. Carey School of Business, Arizona State University

Matthew Patrick Sopha Clinical Assistant Professor Department of Information Systems, W. P. Carey School of Business, Arizona State University Matthew Patrick Sopha Clinical Assistant Professor Department of Information Systems, W. P. Carey School of Business, Office: BA 320A E-mail (Work): msopha@asu.edu W. P. Carey School of Business Phone

More information

Greg T. Harber Faculty Vita (September 1, August 31, 2013)

Greg T. Harber Faculty Vita (September 1, August 31, 2013) Greg T. Harber Faculty Vita (September 1, 2008 - August 31, 2013) Department: Computer Science Rank: Instructor Qualification Status: Other Tenure Status: Non-Tenure Track EDUCATION MS, 1994. Institution:

More information

Curriculum Vitae Shoukat Ali

Curriculum Vitae Shoukat Ali Curriculum Vitae Shoukat Ali Address IBM Dublin Research Laboratory Dublin 15, Ireland Phone: +353-1-640-2614 E-mail: drshoukatali@gmail.com Education 8/99 8/03 Ph.D. in Electrical and Computer Engineering,

More information

Sermakani. AM Mobile: : IBM Rational Rose, IBM Websphere Studio Application Developer.

Sermakani. AM Mobile: : IBM Rational Rose, IBM Websphere Studio Application Developer. Objective: With sound technical knowledge as background and with innovative ideas, I am awaiting to work on challenging jobs that expose my skills and potential ability. Also looking for the opportunity

More information

MS in Electrical Engineering & MS in Computer Engineering

MS in Electrical Engineering & MS in Computer Engineering MS in Electrical Engineering & MS in Computer Engineering Choosing a Degree Program, Specialization Area & Degree Option Useful Hints George Mason University Volgenau School of Engineering (VSE) College

More information

The NIH Big Data to Knowledge Initiative: Raising the Prominence of Data

The NIH Big Data to Knowledge Initiative: Raising the Prominence of Data The NIH Big Data to Knowledge Initiative: Raising the Prominence of Data Michael F. Huerta, Ph.D. Associate Director, National Library of Medicine Director, Office of Health Information Programs Development

More information

CLUSTERING BASED ROUTING FOR DELAY- TOLERANT NETWORKS

CLUSTERING BASED ROUTING FOR DELAY- TOLERANT NETWORKS http:// CLUSTERING BASED ROUTING FOR DELAY- TOLERANT NETWORKS M.Sengaliappan 1, K.Kumaravel 2, Dr. A.Marimuthu 3 1 Ph.D( Scholar), Govt. Arts College, Coimbatore, Tamil Nadu, India 2 Ph.D(Scholar), Govt.,

More information

Amy Babay November Doctor of Philosophy in Computer Science September 2018

Amy Babay November Doctor of Philosophy in Computer Science September 2018 Amy Babay www.dsn.jhu.edu/~babay 814-528-4205 babay@cs.jhu.edu Education November 2018 Doctor of Philosophy in Computer Science September 2018 Thesis: Timely, Reliable, and Cost-Effective Internet Transport

More information

A Software LDPC Decoder Implemented on a Many-Core Array of Programmable Processors

A Software LDPC Decoder Implemented on a Many-Core Array of Programmable Processors A Software LDPC Decoder Implemented on a Many-Core Array of Programmable Processors Brent Bohnenstiehl and Bevan Baas Department of Electrical and Computer Engineering University of California, Davis {bvbohnen,

More information

Processor-Directed Cache Coherence Mechanism A Performance Study

Processor-Directed Cache Coherence Mechanism A Performance Study Processor-Directed Cache Coherence Mechanism A Performance Study H. Sarojadevi, dept. of CSE Nitte Meenakshi Institute of Technology (NMIT) Bangalore, India hsarojadevi@gmail.com S. K. Nandy CAD Lab, SERC

More information

Dr. Ahmed K. Sadek 2. Experience

Dr. Ahmed K. Sadek 2. Experience Dr. Ahmed K. Sadek Education University of Maryland, College Park Ph.D. in Electrical and Computer Engineering, GPA = 4.0/4.0, May 2007 Thesis title: Cross-Layer Design for Cooperative Communications and

More information

2007 Doctor of Philosophy(Ph.D.) in Computer Science University of California, San Diego (UCSD)

2007 Doctor of Philosophy(Ph.D.) in Computer Science University of California, San Diego (UCSD) ALPER T. MIZRAK VMware, Inc. 3401 Hillview Ave Palo Alto, CA 94304 Phone: 1 (650) 427-2492 amizrak@vmware.com http://cseweb.ucsd.edu/ amizrak www.linkedin.com/in/alpermizrak Cell: 1 (858) 337-3791 alpermizrak@gmail.com

More information

Collaborative Next Generation Networking

Collaborative Next Generation Networking CALL-FOR-PAPERS ACM/Springer Mobile Networks & Applications (MONET) http://link.springer.com/journal/11036 SPECIAL ISSUE ON Collaborative Next Generation Networking Overview: To catch up with the ever-increasing

More information

CPLP Recertification Policies... 2 Recertification Categories... 2

CPLP Recertification Policies... 2 Recertification Categories... 2 Table of Contents CPLP Recertification Policies... 2 Recertification Categories... 2 Continuing Education... 2 Speaking and Instructing... 3 On-the-Job Experience... 4 Research and Publishing... 4 Leadership

More information

CPLP and APTD Recertification Policies Table of Contents

CPLP and APTD Recertification Policies Table of Contents CPLP and APTD Recertification Policies Table of Contents Recertification Policies... 2 Recertification Categories... 2 Continuing Education... 2 Speaking and Instructing... 3 On-the-Job Experience... 4

More information

IJENS-RPG [IJENS Researchers Promotion Group] ID: IJENS-1017-Joby

IJENS-RPG [IJENS Researchers Promotion Group] ID: IJENS-1017-Joby Dr. P.P.Joby Contact Address Professor & Dean, Department of Computer Science & Engineering, MBC College of Engineering and Technology, Kuttikanam, Peermade, Idukki Dt, Kerala-685531. Permanent Address

More information

Joe Michael Kniss December 2005

Joe Michael Kniss December 2005 Joe Michael Kniss December 2005 Research Interests 50 S. Central Campus Dr. MEB 3490 Salt Lake City, UT, 84112 jmk@sci.utah.edu Phone: 801-898-7977 http://www.cs.utah.edu/ jmk I am currently conducting

More information

30 Eleanor Dr., # 908, Ottawa, ON, Canada, K2E 7E5 +1 (613)

30 Eleanor Dr., # 908, Ottawa, ON, Canada, K2E 7E5 +1 (613) 30 Eleanor Dr., # 908, Ottawa, ON, Canada, K2E 7E5 +1 (613) 907-6109 http://www.sce.carleton.ca/~ufarooq ufarooq@sce.carleton.ca Umar FAROOQ Research Interests Distributed Systems, Large-Scale Multi-Organizational

More information

15-740/ Computer Architecture Lecture 23: Superscalar Processing (III) Prof. Onur Mutlu Carnegie Mellon University

15-740/ Computer Architecture Lecture 23: Superscalar Processing (III) Prof. Onur Mutlu Carnegie Mellon University 15-740/18-740 Computer Architecture Lecture 23: Superscalar Processing (III) Prof. Onur Mutlu Carnegie Mellon University Announcements Homework 4 Out today Due November 15 Midterm II November 22 Project

More information

Page 1 of 6. B.Sc. (Honors) in Electrical Engineering, Kuwait University, August 1999.

Page 1 of 6. B.Sc. (Honors) in Electrical Engineering, Kuwait University, August 1999. Abd-Elhamid Mohamed Taha School of Computing, Queen's University, Kingston, Ontario, K7L 3N6 Tel: +1 (613) 533-6000 X75029, Fax: +1 (613) 533-6513 E-mail: taha@cs.queensu.ca, URL: http://www.cs.queensu.ca/~taha

More information

August 28, To: Dean Grasso From: Gene Bressler, Professor and Department Head RE: Changes to the Masters of Landscape Architecture Curriculum

August 28, To: Dean Grasso From: Gene Bressler, Professor and Department Head RE: Changes to the Masters of Landscape Architecture Curriculum Department of August 28, 2015 To: Dean Grasso From: Gene Bressler, Professor and Department Head RE: Changes to the Masters of Curriculum I was asked by your staff to write a brief memo stating the reason(s)

More information

Computer and Information Sciences College / Computer Science Department CS 207 D. Computer Architecture. Lecture 9: Multiprocessors

Computer and Information Sciences College / Computer Science Department CS 207 D. Computer Architecture. Lecture 9: Multiprocessors Computer and Information Sciences College / Computer Science Department CS 207 D Computer Architecture Lecture 9: Multiprocessors Challenges of Parallel Processing First challenge is % of program inherently

More information

Financial Planning Institute of Southern Africa SETTING THE STANDARD. Continuous Professional Development (Cpd) Policy

Financial Planning Institute of Southern Africa SETTING THE STANDARD. Continuous Professional Development (Cpd) Policy FPI FPI Financial Planning Institute of Southern Africa SETTING THE STANDARD Continuous Professional Development (Cpd) Policy Table of Contents Definitions 3-4 Introduction 4 Primary Responsibility 5 Mandatory

More information

This document/guide contains dated material; always check the ASMC website for the most recent information, policies, and other information.

This document/guide contains dated material; always check the ASMC website for the most recent information, policies, and other information. December 2010 CDFM OVERVIEW The American Society of Military Comptrollers offers the Certified Defense Financial Manager (CDFM) program to those persons desiring to demonstrate proficiency in the core

More information

ASSIUT UNIVERSITY. Faculty of Computers and Information Department of Information Technology. on Technology. IT PH.D. Program.

ASSIUT UNIVERSITY. Faculty of Computers and Information Department of Information Technology. on Technology. IT PH.D. Program. ASSIUT UNIVERSITY Faculty of Computers and Information Department of Information Technology Informatiio on Technology PhD Program IT PH.D. Program Page 0 Assiut University Faculty of Computers & Informationn

More information

Dukpa Kim FIELDS OF INTEREST. Econometrics, Time Series Econometrics ACADEMIC POSITIONS

Dukpa Kim FIELDS OF INTEREST. Econometrics, Time Series Econometrics ACADEMIC POSITIONS Dukpa Kim Contact Information Department of Economics Phone: 82-2-3290-5131 Korea University Fax: 82-2-3290-2661 145 Anam-ro, Seongbuk-gu Email: dukpakim@korea.ac.kr Seoul, 02841 Korea FIELDS OF INTEREST

More information

Collaborations with University of Coimbra and Budapest University of Technology and Economics

Collaborations with University of Coimbra and Budapest University of Technology and Economics Energy Efficiency in Large Scale Distributed Systems Collaborations with University of Coimbra and Budapest University of Technology and Economics Torsten Braun, Universität Bern, Switzerland braun@iam.unibe.ch,

More information

Power dissipation! The VLSI Interconnect Challenge. Interconnect is the crux of the problem. Interconnect is the crux of the problem.

Power dissipation! The VLSI Interconnect Challenge. Interconnect is the crux of the problem. Interconnect is the crux of the problem. The VLSI Interconnect Challenge Avinoam Kolodny Electrical Engineering Department Technion Israel Institute of Technology VLSI Challenges System complexity Performance Tolerance to digital noise and faults

More information

Zoltan Safar. Education. Awards and Honors. Experience

Zoltan Safar. Education. Awards and Honors. Experience 1361 A. V. Williams Bldg. Department of Electrical and Computer Engineering University of Maryland College Park, MD 20742, USA Phone: (+1) 301-405-5779 E-mail: zsafar@umd.edu Education Ph.D. in Electrical

More information

BOARD OF REGENTS ACADEMIC AFFAIRS COMMITTEE 4 STATE OF IOWA SEPTEMBER 12-13, 2018

BOARD OF REGENTS ACADEMIC AFFAIRS COMMITTEE 4 STATE OF IOWA SEPTEMBER 12-13, 2018 STATE OF IOWA SEPTEMBER 12-13, 2018 REQUEST FOR NEW PROGRAM AT IOWA STATE UNIVERSITY: BACHELOR OF SCIENCE IN CYBER SECURITY ENGINEERING Contact: Rachel Boon Action Requested: Consider approval of the request

More information

CONTINUING PROFESSIONAL DEVELOPMENT RULES

CONTINUING PROFESSIONAL DEVELOPMENT RULES Independent Objective Authoritative The home for property professionals in Australia Australian Property Institute Limited CONTINUING PROFESSIONAL DEVELOPMENT RULES Reference Continuing Professional Development

More information

Project Participants

Project Participants Annual Report for Period:10/2004-10/2005 Submitted on: 06/21/2005 Principal Investigator: Yang, Li. Award ID: 0414857 Organization: Western Michigan Univ Title: Projection and Interactive Exploration of

More information

A 256-Radix Crossbar Switch Using Mux-Matrix-Mux Folded-Clos Topology

A 256-Radix Crossbar Switch Using Mux-Matrix-Mux Folded-Clos Topology http://dx.doi.org/10.5573/jsts.014.14.6.760 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, VOL.14, NO.6, DECEMBER, 014 A 56-Radix Crossbar Switch Using Mux-Matrix-Mux Folded-Clos Topology Sung-Joon Lee

More information

Design and Implementation of Arbiter schemes for SDRAM on FPGA

Design and Implementation of Arbiter schemes for SDRAM on FPGA Design and Implementation of Arbiter schemes for SDRAM on FPGA Priyanka C. Sankpal, Arun S. Tigadi, Dr. Hansraj Guhilot Abstract Memories are the storage devices, which typically work with single processing

More information

Sasikanth Avancha 4776 Drayton Green Baltimore, MD Phone: (443)

Sasikanth Avancha 4776 Drayton Green Baltimore, MD Phone: (443) Sasikanth Avancha 4776 Drayton Green Baltimore, MD 21227 Phone: (443) 386-0858 savanc1@cs.umbc.edu SUMMARY Researcher skilled in security protocol design for embedded systems, large scale wireless network

More information

Susan Smith ECISD Audio Video Production 1415 South Seventh Ave Edinburg, TX Office Phone: 956/

Susan Smith ECISD Audio Video Production 1415 South Seventh Ave Edinburg, TX Office Phone: 956/ Susan Smith ECISD Audio Video Production 1415 South Seventh Ave Edinburg, TX 78539 Office Phone: 956/289-2421 Email: s.smith@ecisd.us EDUCATION: Vocational Industrial Teacher Certification, Corpus Christi

More information

Faculty Profile. Educational Qualifications. Work Experience. : Dr. K.V.S.S.S.S.Sairam. : Contact No.

Faculty Profile. Educational Qualifications. Work Experience. : Dr. K.V.S.S.S.S.Sairam. : Contact No. Faculty Profile Name Designation Email : Dr. K.V.S.S.S.S.Sairam : Professor : drsairam@nitte.edu.in Contact No. : +91-9731809851 Joining Date : 05-01-2015 Educational Qualifications Ph.D. on Optical Communication

More information

PRIYANKA DAYAL 11/1 Shastari Nagar, Nakodar Road, Jalandhar, India.

PRIYANKA DAYAL 11/1 Shastari Nagar, Nakodar Road, Jalandhar, India. PRIYANKA DAYAL 11/1 Shastari Nagar, Nakodar Road, Jalandhar, India. CELL 9465623550 E-MAIL priyanka23dayal@gmail.com, priyanka_dayal@ymail.com PROFILE Self-motivated when succeed, Optimistic, able to work

More information

Dynamic Instruction Scheduling For Microprocessors Having Out Of Order Execution

Dynamic Instruction Scheduling For Microprocessors Having Out Of Order Execution Dynamic Instruction Scheduling For Microprocessors Having Out Of Order Execution Suresh Kumar, Vishal Gupta *, Vivek Kumar Tamta Department of Computer Science, G. B. Pant Engineering College, Pauri, Uttarakhand,

More information

The University of Jordan. Accreditation & Quality Assurance Center. Curriculum for Doctorate Degree

The University of Jordan. Accreditation & Quality Assurance Center. Curriculum for Doctorate Degree Accreditation & Quality Assurance Center Curriculum for Doctorate Degree 1. Faculty King Abdullah II School for Information Technology 2. Department Computer Science الدكتوراة في علم الحاسوب (Arabic).3

More information

Energy Efficient Computing Systems (EECS) Magnus Jahre Coordinator, EECS

Energy Efficient Computing Systems (EECS) Magnus Jahre Coordinator, EECS Energy Efficient Computing Systems (EECS) Magnus Jahre Coordinator, EECS Who am I? Education Master of Technology, NTNU, 2007 PhD, NTNU, 2010. Title: «Managing Shared Resources in Chip Multiprocessor Memory

More information

Web Security Vulnerabilities: Challenges and Solutions

Web Security Vulnerabilities: Challenges and Solutions Web Security Vulnerabilities: Challenges and Solutions A Tutorial Proposal for ACM SAC 2018 by Dr. Hossain Shahriar Department of Information Technology Kennesaw State University Kennesaw, GA 30144, USA

More information

Online Course Evaluation. What we will do in the last week?

Online Course Evaluation. What we will do in the last week? Online Course Evaluation Please fill in the online form The link will expire on April 30 (next Monday) So far 10 students have filled in the online form Thank you if you completed it. 1 What we will do

More information

Flexible wireless communication architectures

Flexible wireless communication architectures Flexible wireless communication architectures Sridhar Rajagopal Department of Electrical and Computer Engineering Rice University, Houston TX Faculty Candidate Seminar Southern Methodist University April

More information

PhD. of Information Networks ( ). Cairo University. Faculty of Computers and Information. Cairo. Egypt.

PhD. of Information Networks ( ). Cairo University. Faculty of Computers and Information. Cairo. Egypt. AMAL MOH D BARAKAT AL-DWEIK HEBRON, WEST BANK, PALESTINE +970-2-2235142. EMAIL: AMAL@PPU.EDU Education PhD. of Information Networks (2004-2009). Cairo University. Faculty of Computers and Information.

More information

Dynamic Load Sharing Policy in Distributed VoD using agents

Dynamic Load Sharing Policy in Distributed VoD using agents 270 IJCSNS International Journal of Computer Science and Network Security, VOL.8 No.10, October 2008 Dynamic Load Sharing Policy in Distributed VoD using agents H S Guruprasad Asst Prof & HOD Dept of ISE,

More information

The COE Department. Sadiq M. Sait, Ph.D. Department of Computer Engineering

The COE Department. Sadiq M. Sait, Ph.D. Department of Computer Engineering The COE Department Sadiq M. Sait, Ph.D sadiq@kfupm.edu.sa Department of Computer Engineering College of Computer Sciences and Engineering King Fahd University of Petroleum and Minerals Dhahran, Saudi Arabia

More information

ADAPTIVE BLOCK PINNING BASED: DYNAMIC CACHE PARTITIONING FOR MULTI-CORE ARCHITECTURES

ADAPTIVE BLOCK PINNING BASED: DYNAMIC CACHE PARTITIONING FOR MULTI-CORE ARCHITECTURES ADAPTIVE BLOCK PINNING BASED: DYNAMIC CACHE PARTITIONING FOR MULTI-CORE ARCHITECTURES Nitin Chaturvedi 1 Jithin Thomas 1, S Gurunarayanan 2 1 Birla Institute of Technology and Science, EEE Group, Pilani,

More information

Design and Implementation of Quad Core Architecture Using FPGA

Design and Implementation of Quad Core Architecture Using FPGA RESEARCH ARTICLE OPEN ACCESS Design and Implementation of Quad Core Architecture Using FPGA V.Prasanth 1, K.Raja Sekhar 2 1 M. TECH, ASSOC.PROF., HOD IN ECE, PRAGATI ENGG.COLLEGE, KAKINADA, A.P, INDIA.

More information

The Case for Reexamining Multimedia File System Design

The Case for Reexamining Multimedia File System Design The Case for Reexamining Multimedia File System Design Position Statement Prashant Shenoy Department of Computer Science, University of Massachusetts, Amherst, MA 01003. shenoy@cs.umass.edu Research in

More information

NetFPGA Update at GEC4

NetFPGA Update at GEC4 NetFPGA Update at GEC4 http://netfpga.org/ NSF GENI Engineering Conference 4 (GEC4) March 31, 2009 John W. Lockwood http://stanford.edu/~jwlockwd/ jwlockwd@stanford.edu NSF GEC4 1 March 2009 What is the

More information

DR. UMMA HANY. Current Status: Education: Career Summary:

DR. UMMA HANY. Current Status: Education: Career Summary: DR. UMMA HANY Address: House No. 20, Road No. 18, Sector-11, Uttara, Dhaka-1230 Mobile : +8801712002418 e-mail : ummahany@baiust.edu.bd; ummahany@gmail.com. Current Status: Associate Professor and Head

More information

Education. Professional Experience. Awards and Honors

Education. Professional Experience. Awards and Honors Education Wade Trappe Department of Electrical and Computer Engineering, and Wireless Information Network Laboratory (WINLAB) Rutgers, The State University of New Jersey 73 Brett Road, Piscataway, NJ 08854

More information

STUDIES IN DIGITAL SYSTEMS INVESTMENT ON KNOWLEDGE OF DIGITAL SYSTEMS

STUDIES IN DIGITAL SYSTEMS INVESTMENT ON KNOWLEDGE OF DIGITAL SYSTEMS STUDIES IN DIGITAL SYSTEMS INVESTMENT ON KNOWLEDGE OF DIGITAL SYSTEMS Presentation Overview Location of the Department s premises The Department in a Nutshell Studies and Education: Offered in the context

More information