PCI Express 4.0. Electrical compliance test overview

Size: px
Start display at page:

Download "PCI Express 4.0. Electrical compliance test overview"

Transcription

1 PCI Express 4.0 Electrical compliance test overview

2 Agenda PCI Express 4.0 electrical compliance test overview Required test equipment Test procedures: Q&A Transmitter Electrical testing Transmitter Link Equalization testing Receiver Link Equalization testing PLL Bandwidth testing 2

3 PCI Express: terminology and history PCIE Terminology PCI Express Standards are maintained by the PCI-SIG Peripheral Components Interface Special Interest Group PCI Express specifications: BASE specification: defines device behavior at the chip level CEM (Card ElectroMechanical) specification: defines device behavior at the card connector Test specification: how to test a device for CEM spec compliance History A new version of each of these specifications is developed for each generation of PCIE 2005: PCIe 1.0, 2.5 Gb/s 2007: PCIe 2.0, 5 Gb/s 2010: PCIe 3.0, 8 Gb/s 2018: PCIe 4.0, 16 Gb/s 3

4 The PCI Express 4.0 Timetable WS101 WS102 WS103 WS104 WS105 WS106 April 2017 August 2017 October 2017 December 2017 April 2018 August? 2018 First Gen4 preliminary workshop Gen4 preliminary workshop Not a Gen4 workshop Possible Gen4 FYI workshop Likely Gen4 FYI workshop Possible first Gen4 compliance workshop Preliminary workshop: Primary purpose is test and specification development. Test results are not required to be shared with device vendors. FYI workshop: Vendors receive pass/fail results but no official integrator s list. At least 2 FYI workshops are run before official compliance testing begins. Compliance workshop: Test specification is complete and approved. Devices are officially tested, and passing devices are added to the integrator s list. 4

5 Compliance Test Specification overview Defined PCI Express 4.0 compliance tests: Test name New for Gen4? Notes Transmitter Signal Quality Automated using SigTest Transmitter Pulse Width Jitter Yes New for 4.0 still being defined Transmitter Preset Automated using SigTest Transmitter initial Tx Equalization Transmitter Link Equalization response Lane Margining Timing Yes New for 4.0 still being defined Lane Margining Voltage Yes New for 4.0 still being defined Receiver Link Equalization Replaces receiver test from Gen3 PLL Bandwidth Only tested for add-in card PCB Impedance Informative only VNA test (PCI Express 4.0 PHY test spec, Rev 0.5) 5

6 PCI Express 4.0 test equipment

7 Oscilloscope (all tests) High-bandwidth real-time oscilloscope 25 GHz bandwidth is required for Gen4 13 GHz bandwidth was required for Gen3 Integrated eye diagram and jitter analysis tools Channel embedding and fixture deembedding PCI Express decoding with waveform annotation and tabular analysis ProtoSync for high-level protocol decode Server-class CPU with 20 cores gives a significant speed advantage in PCIe Gen4 testing Teledyne LeCroy LabMaster 10Zi-A Oscilloscope models from 25 GHz to 100 GHz, to support 16 Gb/s, 32 Gb/s and beyond 7

8 BERT (all tests except Tx tests) Anritsu MP1900A SQA-R Multi-channel BERT from 2.4 Gbit/s to 32.1 Gbit/s Max 16-ch 32G NRZ or 8-ch 64G PAM4 Link Training/Equalization and LTSSM Analysis Signal Integrity (low intrinsic jitter and fast Tr/Tf) Maximum 10 Tap +/-20dB Emphasis function 12 db CTLE and clock recovery functions Jitter and noise generation Applications PCIe Gen1 to 5, Thunderbolt 3, USB3.1 Gen1/2 IEEE 100/200/400 GbE, CEI-25/28/56/112G InfiniBand EDR/HDR, Fibre Channel Optical Module, SERDES, AOC, High-Speed Interconnect 8

9 Built-in PCI Express Link Training and LTSSM Analysis Functions MP1900A series supports Physical layer evaluations PCIe Gen1 to Gen4 and future Gen5 receiver tests Analyzing LTSSM (Link Training Status State Machine) Tx/Rx Link Equalization Response Test Rx Link Equalization Test Receiver Jitter Tolerance Test Identify the root of the Link Failure problem. 9

10 Test automation software QualiPHY PCIe4-Tx-Rx Can be run on LabMaster 10Zi-A or external PC Automates all testing Collection and analysis of waveforms for Tx test BERT calibration and jitter tolerance for Rx test Automated Link EQ testing Connection diagrams Report generation Can be integrated with external test automation through simple, powerful Host Program Control feature 10

11 Additional automation options TF-PCIe4-CTRL PCIe Gen4 Compliance Base Board will feature dedicated automation control headers for: Board power on/off DUT reset Tx preset toggle Teledyne LeCroy TF-PCIe4-CTRL CBB automation controller connects directly to the oscilloscope Fully integrated into QPHY-PCIe4- Tx-Rx to enable total test automation for PCIe Gen4 testing 11

12 Test system components and the specification QualiPHY compliance software TF-PCIE4-CTRL automation 25 GHz bandwidth Channel embedding Multi-core processing PCIe decode ProtoSync Gb/s PPG Gb/s ED Integrated jitter sources Integrated noise sources Emphasis Link Training LTSSM Analysis Teledyne LeCroy LabMaster 10Zi-A Anritsu MP1900A SQA-R Transmitter Signal Quality X X X X X Transmitter Pulse Width Jitter Specification still in progress Transmitter Preset X X X X Transmitter initial Tx Equalization X X X X X X X X X Transmitter Link Equalization response X X X X X X X X X Lane Margining Timing Lane Margining Voltage Specification still in progress Specification still in progress Receiver Link Equalization X X X X X X X X X X X X PLL Bandwidth X X X X 12

13 PCI Express 4.0 test overview Transmitter electrical testing

14 Transmitter electrical testing Test name New for Gen4? Notes Transmitter Signal Quality Automated using SigTest Transmitter Pulse Width Jitter Yes New for 4.0 still being defined Transmitter Preset Automated using SigTest Transmitter initial Tx Equalization Transmitter Link Equalization response Lane Margining Timing Yes New for 4.0 still being defined Lane Margining Voltage Yes New for 4.0 still being defined Receiver Link Equalization Replaces receiver test from Gen3 PLL Bandwidth Only tested for add-in card PCB Impedance Informative only VNA test (PCI Express 4.0 PHY test spec, Rev 0.5) 14

15 Transmitter testing overview Two basic transmitter tests: Preset test: check that each transmitter emphasis preset is within limits Signal quality test: eye diagram, jitter etc. Transmitter tests are performed using SigTest software from PCI- SIG SigTest for PCIe Gen4 is still in development and not available outside test development subgroup 15

16 3dB package loss Add-in card Tx Rx DIE Package PCIe 4.0 nominal channel 28 db total system loss All loss values specified at 8 GHz (Nyquist frequency for 16 Gb/s) 5dB package loss Endpoint DIE Tx Rx Package 8dB loss (incl 3 db package loss) Root complex 20 db loss (incl 5 db package loss) System Board CEM connector 16

17 Add-in card transmitter test Add-in card Device under test Endpoint We want to measure the Tx signal here: Root-complex Rx after worst-case (20 db) loss Root complex 20 db loss (incl 5 db package loss) Signal System Board CEM connector 17

18 Add-in card transmitter test: connection schematic 5dB is in the root-complex package, which we emulate by embedding an s4p file using the scope s software Add-in card under test 5dB package model The other 15dB comes from the ISI board 15dB channel 18

19 Add-in card transmitter test: connection schematic Transmitter test uses the same setup for both preset and signal quality tests 19

20 Device preset selection For Gen4 testing, it s necessary to acquire at least one 1.6MUI waveform at each preset Use compliance toggle button (circled) or TF-PCIe4-CTRL to toggle through presets: Gen1: 1 x 2.5 Gb/s preset Gen2: 2 x 5 Gb/s presets Gen3: 10 x 8 Gb/s presets Gen4: At least 11 presets: P0-P10 compliance waveforms Toggle (1010) pattern on all lanes Toggle on each Tx lane with traffic on all other lanes 20

21 Transmitter test execution PCIE 4.0 Test Report QPHY-PCIe4-Tx-Rx runs SigTest preset and signal quality tests on acquired waveforms Signal Quality test can be time-consuming QPHY-PCIe4-Tx-Rx leverages the 20-core processor in the LabMaster 10Zi- A to execute many SigTest instances in parallel, reducing test time 21

22 Add-in card test procedure: Preset test results SigTest runs the preset test on all acquired waveforms It measures the pre-shoot and de-emphasis on the P4 (0dB, 0dB) waveform and tests all others relative to that 22

23 Add-in card test procedure: Signal Quality test Signal Quality test is performed only on one preset typically P5 or P6 for PCIe Gen4 23

24 Add-in card test procedure: Signal Quality results 24

25 Test system components and the specification QualiPHY compliance software TF-PCIE4-CTRL automation 25 GHz bandwidth Channel embedding Multi-core processing PCIe decode ProtoSync Gb/s PPG Gb/s ED Integrated jitter sources Integrated noise sources Emphasis Link Training LTSSM Analysis Teledyne LeCroy LabMaster 10Zi-A Anritsu MP1900A SQA-R Transmitter Signal Quality X X X X X Transmitter Pulse Width Jitter Specification still in progress Transmitter Preset X X X X Transmitter initial Tx Equalization X X X X X X X X X Transmitter Link Equalization response X X X X X X X X X Lane Margining Timing Lane Margining Voltage Specification still in progress Specification still in progress Receiver Link Equalization X X X X X X X X X X X X PLL Bandwidth X X X X 25

26 PCI Express 4.0 test overview Transmitter Link Equalization testing

27 Transmitter Link Equalization Test name New for Gen4? Notes Transmitter Signal Quality Automated using SigTest Transmitter Pulse Width Jitter Yes New for 4.0 still being defined Transmitter Preset Automated using SigTest Transmitter initial Tx Equalization Transmitter Link Equalization response Lane Margining Timing Yes New for 4.0 still being defined Lane Margining Voltage Yes New for 4.0 still being defined Receiver Link Equalization Replaces receiver test from Gen3 PLL Bandwidth Only tested for add-in card PCB Impedance Informative only VNA test (PCI Express 4.0 PHY test spec, Rev 0.5) 27

28 Add-in card Transmitter Link Equalization testing Capture signals with all transmitter emphasis presets, and test using SigTest Preset changes are initiated through protocol request from the test equipment Not switched manually using fixture as for Tx electrical tests Device under test 1. Preset request Trigger Measure response time 2. Requested preset 3. Verify presets CBB 28

29 Example test: response time The test verifies that the add-in card will respond correctly to transmitter equalization commands sent via the link protocol. BERT negotiates DUT to change its transmitter emphasis preset Time, t, between request for preset change (protocol layer) and actual preset transition is measured using the oscilloscope: t < 500ns: Pass 500ns < t <1us: Pass with warning t > 1us: Fail 29

30 Transmitter Link Equalization test setup Signal from BERT to DUT and from DUT to BERT are split to the oscilloscope Trigger signal from BERT enables scope to be triggered at any point in the link training sequence 30

31 Example test: response time BERT requests DUT change its Tx emphasis preset from P7 to P4 BERT sends trigger to oscilloscope at the time of preset change request 31

32 Example test: response time Oscilloscope acquires both sides of transaction Downstream signal (from BERT) Upstream signal (from DUT) 32

33 Example test: response time The emphasis change is clearly visible: this is the endpoint of the measurement But we need to determine the exact timing of the protocollayer request so we know where to start the measurement? 33

34 Example test: response time The oscilloscope decodes the downstream signal into digital data and passes it to Teledyne LeCroy protocol analysis software 34

35 Example test: response time The oscilloscope trace is timecorrelated with the protocol analysis The packet can be easily identified in the waveform 35

36 Example test: response time Now it s trivial to measure the response time from protocol request to physical emphasis change This device s response time is 81.18ns an easy pass 36

37 Test system components and the specification QualiPHY compliance software TF-PCIE4-CTRL automation 25 GHz bandwidth Channel embedding Multi-core processing PCIe decode ProtoSync Gb/s PPG Gb/s ED Integrated jitter sources Integrated noise sources Emphasis Link Training LTSSM Analysis Teledyne LeCroy LabMaster 10Zi-A Anritsu MP1900A SQA-R Transmitter Signal Quality X X X X X Transmitter Pulse Width Jitter Specification still in progress Transmitter Preset X X X X Transmitter initial Tx Equalization X X X X X X X X X Transmitter Link Equalization response X X X X X X X X X Lane Margining Timing Lane Margining Voltage Specification still in progress Specification still in progress Receiver Link Equalization X X X X X X X X X X X X PLL Bandwidth X X X X 37

38 PCI Express 4.0 test overview Receiver Link Equalization testing

39 Receiver electrical testing Test name New for Gen4? Notes Transmitter Signal Quality Automated using SigTest Transmitter Pulse Width Jitter Yes New for 4.0 still being defined Transmitter Preset Automated using SigTest Transmitter initial Tx Equalization Transmitter Link Equalization response Lane Margining Timing Yes New for 4.0 still being defined Lane Margining Voltage Yes New for 4.0 still being defined Receiver Link Equalization Replaces receiver test from Gen3 PLL Bandwidth Only tested for add-in card PCB Impedance Informative only VNA test (PCI Express 4.0 PHY test spec, Rev 0.5) 39

40 Add-in card receiver test Add-in card Device under test Endpoint We want to calibrate the Rx signal here: Root-complex Tx after worst-case (20 db) loss Signal Root complex 20 db loss (incl 5 db package loss) System Board CEM connector 40

41 Jitter and Noise Injection Jitter Injection Dual Tone SJ: 250MHz Random Jitter (RJ): 0.5UIpp (2.2ps BUJ and Half Period Jitter (Even/Odd Jitter) SSC Noise Injection Common mode noise frequency: 0.1 GHz to 6 GHz Differential mode noise frequency: 2 GHz to 10 GHz White noise band: 10 GHz; Crest Factor: >5 Sinusoidal Jitter(SJ) Random Jitter(RJ) CM/DM Noise White Noise 41

42 Add-in card receiver test, Step 1: Preset, Rj, Sj calibration Preset calibration Jitter calibration 42

43 Add-in card receiver test, Step 2: DMI, CMI, initial preset/ctle selection Differential and common-mode noise are calibrated with a 27 db channel Optimal Tx preset + Rx (scope) CTLE combination is established with 27dB channel Scope with embedded 3dB package model BERT 43

44 DMI, CMI, Eye calibration: Connection schematic 3dB package model Jitter ED PPG Noise 5dB channel 19-22dB channel 1m SMA-SMA cables 44

45 Add-in card receiver test, Step 2: DMI, CMI, initial preset/ctle selection Preset 5 or Preset 6 CTLE from 7.5dB 9dB The next steps in Rx calibration should be performed with the best combination of: Tx emphasis Preset 5 or Preset 6 One of 9 CTLE peaking values available for SigTest At least 5 waveforms of each preset should be analyzed for averaging 5 waveforms x 2 presets x 9 CTLE presets = 90 SigTest runs at ~2 minutes each = 3 hours for this stage of calibration if done sequentially LabMaster 10Zi-A can process up to 20 waveforms in parallel, substantially reducing test time for this step to approx. 20 minutes 45

46 Add-in card receiver test, Step 3: Find marginal channel Increase total channel loss in 0.5dB increments Check eye width and height, stop incrementing if final calibration targets are violated Otherwise, stop at 30dB channel Scope with embedded 3dB package model BERT 46

47 Add-in card receiver test, Step 3: Find marginal channel Preset 5 or Preset 6 CTLE from 7dB 9dB At least 5 waveforms at each channel should be analyzed for averaging When the new channel is established, optimal preset/ctle must be established AGAIN 5 waveforms x 2 presets x 9 CTLE presets = 90 SigTest runs at ~2 minutes each = 3 hours for this stage of calibration if done sequentially LabMaster 10Zi-A can process up to 20 waveforms in parallel, substantially reducing test time for this step to approx. 20 minutes 47

48 Add-in card receiver test, Step 5: Final Eye calibration Using final channel, converge to target eye height and width values by varying amplitude, DM interference, and Sj Scope with embedded 3dB package model BERT 48

49 Add-in card receiver test, Step 6: Negotiate into loopback The DUT must now be negotiated into loopback by the BERT This must happen through the Recovery path, where the device performs link training and requests the optimal transmitter preset from the BERT 49

50 Add-in card receiver test, Step 7: Perform BER test Once in loopback, a BER test is run A PASS is defined as no more than one error in bits 50

51 Jitter Tolerance Test 51

52 Test system components and the specification QualiPHY compliance software TF-PCIE4-CTRL automation 25 GHz bandwidth Channel embedding Multi-core processing PCIe decode ProtoSync Gb/s PPG Gb/s ED Integrated jitter sources Integrated noise sources Emphasis Link Training LTSSM Analysis Teledyne LeCroy LabMaster 10Zi-A Anritsu MP1900A SQA-R Transmitter Signal Quality X X X X X Transmitter Pulse Width Jitter Specification still in progress Transmitter Preset X X X X Transmitter initial Tx Equalization X X X X X X X X X Transmitter Link Equalization response X X X X X X X X X Lane Margining Timing Lane Margining Voltage Specification still in progress Specification still in progress Receiver Link Equalization X X X X X X X X X X X X PLL Bandwidth X X X X 52

53 PCI Express 4.0 test overview PLL Bandwidth

54 PLL Bandwidth Test name New for Gen4? Notes Transmitter Signal Quality Automated using SigTest Transmitter Pulse Width Jitter Yes New for 4.0 still being defined Transmitter Preset Automated using SigTest Transmitter initial Tx Equalization Transmitter Link Equalization response Lane Margining Timing Yes New for 4.0 still being defined Lane Margining Voltage Yes New for 4.0 still being defined Receiver Link Equalization Replaces receiver test from Gen3 PLL Bandwidth Only tested for add-in card PCB Impedance Informative only VNA test (PCI Express 4.0 PHY test spec, Rev 0.5) 54

55 PLL Bandwidth overview The test verifies that the add-in card PLL bandwidth and peaking are within the limits allowed by the PCI Express specifications. This is essentially a jitter transfer function measurement, with the intention of checking: That the -3dB point of the DUT s jitter transfer function is within an acceptable frequency range That the DUT s jitter transfer function does not have excessive peaking To perform this test, we use the BERT s subrate clock output to intentionally apply calibrated jitter to the reference clock used by the DUT 55

56 PLL Bandwidth: Calibration Apply a defined amount of sinusoidal jitter (Sj) across the PLL bandwidth measurement range to a 100MHz subrate clock Measure the jitter at each frequency using the oscilloscope 56

57 PLL Bandwidth: Test For each applied calibrated Sj value, measure the periodic jitter (Pj) at the device transmitter Plot a curve of the jitter transfer for each frequency, and compare to the specification limits 57

58 Test system components and the specification QualiPHY compliance software TF-PCIE4-CTRL automation 25 GHz bandwidth Channel embedding Multi-core processing PCIe decode ProtoSync Gb/s PPG Gb/s ED Integrated jitter sources Integrated noise sources Emphasis Link Training LTSSM Analysis Teledyne LeCroy LabMaster 10Zi-A Anritsu MP1900A SQA-R Transmitter Signal Quality X X X X X Transmitter Pulse Width Jitter Specification still in progress Transmitter Preset X X X X Transmitter initial Tx Equalization X X X X X X X X X Transmitter Link Equalization response X X X X X X X X X Lane Margining Timing Lane Margining Voltage Specification still in progress Specification still in progress Receiver Link Equalization X X X X X X X X X X X X PLL Bandwidth X X X X 58

59 Please visit LeCroy and Anritsu at Designcon 2018 Anritsu live demos at booth 741: PCIe Gen4 Receiver Compliance Test High Speed Serial Bus RX automation Test (PCIe, Thunderbolt, USB) 400G PAM4 Direct Attach Cupper (DAC) Cable BER Test 100G Active Optical Cable (AOC) JTOL Test Teledyne LeCroy live demos at booth 515: PCIe Gen4 Link Equalization Compliance Test PCIe Gen4 Protocol Analysis USB 3.1 Type-C Compliance Solutions PAM4 Test, Analysis and Debug DDR Memory Testing 59

60 Thank you

PCI Express 4.0 Test Solution

PCI Express 4.0 Test Solution PCI Express 4.0 Test Solution Key Features PCIe Gen4 CEM compliance testing: Transmitter preset and signal quality Transmitter link equalization Receiver test calibration Receiver jitter tolerance Fully

More information

PCI Express 3.0 Characterization, Compliance, and Debug for Signal Integrity Engineers

PCI Express 3.0 Characterization, Compliance, and Debug for Signal Integrity Engineers PCI Express 3.0 Characterization, Compliance, and Debug for Signal Integrity Engineers - Transmitter Testing - Receiver Testing - Link Equalization Testing David Li Product Marketing Manager High Speed

More information

PCI Express Link Equalization Testing 서동현

PCI Express Link Equalization Testing 서동현 PCI Express Link Equalization 서동현 Application Engineer January 19th, 2016 Agenda Introduction Page 2 Dynamic Link Equalization TX/RX Link Equalization Tests Test Automation RX Stress Signal Calibration

More information

PCIe 3.0 Compliance Testing Dan Froelich Serial Enabling Workgroup Co-Chair

PCIe 3.0 Compliance Testing Dan Froelich Serial Enabling Workgroup Co-Chair PCIe 3.0 Compliance Testing Dan Froelich Serial Enabling Workgroup Co-Chair Copyright 2015, PCI-SIG, All Rights Reserved 1 Agenda PCIe Compliance Program Status PCIe Compliance Process Compliance Test

More information

Agilent. Master your next PCIe test with the Agilent M8020A High-Performance BERT Application Brief

Agilent. Master your next PCIe test with the Agilent M8020A High-Performance BERT Application Brief Agilent Master your next PCIe test with the Agilent M8020A High-Performance BERT Application Brief 1 Table of Contents Contents Disclaimer... 3 1 Introduction... 4 2 PCI Express Specifications... 4 3 PCI

More information

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version.

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version. ANRITSU CORPORATION 5-1-1 Onna, Atsugi-shi, Kanagawa 243-8555 Japan Anritsu - GRL PCIe 4.0 CEM Rx Test Application Release Note First Edition This software is released for PCIe CEM Rx Test. Table of Contents

More information

Achieving PCI Express Compliance Faster

Achieving PCI Express Compliance Faster Achieving PCI Express Compliance Faster Agenda PCIe Overview including what s new with Gen4 PCIe Transmitter Testing PCIe Receiver Testing Intro to Tektronix s PCIe Tx and Rx Test Solution PCIe Market

More information

DisplayPort 1.4 Webinar

DisplayPort 1.4 Webinar DisplayPort 1.4 Webinar Test Challenges and Solution Yogesh Pai Product Manager - Tektronix 1 Agenda DisplayPort Basics Transmitter Testing Challenges DisplayPort Type-C Updates Receiver Testing Q and

More information

QPHY-PCIE (Gen1 and Gen2) Operator s Manual

QPHY-PCIE (Gen1 and Gen2) Operator s Manual QPHY-PCIE (Gen1 and Gen2) Operator s Manual Revision B November, 2017 Relating to: XStreamDSO Version 8.5.x.x QualiPHY Version 8.5.x.x 700 Chestnut Ridge Road Chestnut Ridge, NY, 10977-6499 Tel: (845)

More information

Successfully negotiating the PCI EXPRESS 2.0 Super Highway Towards Full Compliance

Successfully negotiating the PCI EXPRESS 2.0 Super Highway Towards Full Compliance the PCI EXPRESS 2.0 Super Highway Towards Full Compliance Page 1 Agenda Introduction PCIe 2.0 changes from 1.0a/1.1 Spec 5GT/s Challenges Error Correction Techniques Test tool and fixture changes Agilent

More information

QPHY-PCIE3 Operator s Manual

QPHY-PCIE3 Operator s Manual QPHY-PCIE3 Operator s Manual Revision B November, 2017 Relating to: XStreamDSO Version 8.5.x.x QualiPHY Version 8.5.x.x 700 Chestnut Ridge Road Chestnut Ridge, NY, 10977-6499 Tel: (845) 425-2000, Fax:

More information

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version.

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version. ANRITSU CORPORATION 5-1-1 Onna, Atsugi-shi, Kanagawa 243-8555 Japan Anritsu - GRL PCIe 3.0 CEM Rx Test Application Release Note First Edition This software is released for PCIe CEM Rx Test. Table of Contents

More information

PCI Express Rx-Tx-Protocol Solutions

PCI Express Rx-Tx-Protocol Solutions PCI Express Rx-Tx-Protocol Solutions Customer Presentation December 13, 2013 Agenda PCIe Gen4 Update PCIe Gen3 Overview PCIe Gen3 Tx Solutions Tx Demo PCIe Gen3 Rx Solutions Rx Demo PCIe Gen3 Protocol

More information

QPHY-PCIE3-TX-RX Operator s Manual

QPHY-PCIE3-TX-RX Operator s Manual QPHY-PCIE3-TX-RX Operator s Manual Revision C November, 2017 Relating to: XStreamDSO Version 8.5.x.x QualiPHY Version 8.5.x.x 700 Chestnut Ridge Road Chestnut Ridge, NY, 10977-6499 Tel: (845) 425-2000,

More information

PCI Express 3.0CEM Stressed Eye Calibration and Receiver Testing

PCI Express 3.0CEM Stressed Eye Calibration and Receiver Testing PCI Express 3.0CEM Stressed Eye Calibration and Receiver Testing Methods of Implementation using Tektronix BERTScope BSA85C Analyzer, CR125A Clock Recovery, DPP125B De-Emphasis Processor, and Series 70000

More information

Describes information for this release. Describes added functions for this release. Describes bug fixes in released software version

Describes information for this release. Describes added functions for this release. Describes bug fixes in released software version ANRITSU CORPORATION 5-1-1 Atsugi, Kanagawa Japan MX183000A High-Speed Serial Data Test Software Release Note 16th Edition Thank you for choosing Anritsu products for your business. This release note provides

More information

Comprehensive USB 3.1 Test Suite

Comprehensive USB 3.1 Test Suite Comprehensive USB 3.0 Test Suite Comprehensive USB 3.1 Test Suite Key Features Single vendor solution for the full range of USB 3.1 tests Fully automated Transmitter and Receiver testing Transmitter Testing

More information

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version.

Provides information for this release. Describes added functions for this release. Describes bug fixes in the released software version. ANRITSU CORPORATION 5-1-1 Onna, Atsugi-shi, Kanagawa 243-8555 Japan Anritsu - GRL PCIe 4.0 BASE Rx Test Application Release Note First Edition This software is released for PCIe BASE Rx Test. Table of

More information

PCIe Certification Guide for i.mx 6Dual/6Quad and i.mx 6Solo/6DualLite

PCIe Certification Guide for i.mx 6Dual/6Quad and i.mx 6Solo/6DualLite Freescale Semiconductor Document Number: AN4784 Rev. 0, 10/2013 PCIe Certification Guide for i.mx 6Dual/6Quad and i.mx 6Solo/6DualLite This document provides a description of procedures, tools, and criteria

More information

QPHY-USB3.1-TX-RX. Instruction Manual

QPHY-USB3.1-TX-RX. Instruction Manual QPHY-USB3.1-TX-RX USB3.1 Serial Data Compliance Software Instruction Manual Revision A November, 2017 Related to version: XStreamDSO 8.5.x.x. QualiPHY 8.5.x.x. 700 Chestnut Ridge Road Chestnut Ridge, NY,

More information

PCIe 4.0 Physical Layer Transmitter and Receiver Testing

PCIe 4.0 Physical Layer Transmitter and Receiver Testing PCIe 4.0 Physical Layer Transmitter and Receiver Testing April 2017 Rick Eads PCI Express Solutions Planner Page Agenda PCIe 4.0 Ecosystem and Timeline PCIe 4.0 TX Testing and Tools PCIe U.2 Testing RX

More information

High Speed Design Testing Solutions

High Speed Design Testing Solutions High Speed Design Testing Solutions - Advanced Tools for Compliance, Characterization and Debug name title Agenda High-Speed Serial Test Challenges High-Speed Serial Test Simplified - Characterization

More information

Master your next PCIe test PCI Express J-BERT M8020A High-Performance BERT. Application Brief

Master your next PCIe test PCI Express J-BERT M8020A High-Performance BERT. Application Brief Master your next PCIe test PCI Express J-BERT M8020A High-Performance BERT Application Brief Table of Contents Revision History 3 Disclaimer 3 1 Introduction 4 2 PCI Express Specifications 4 3 PCI Express

More information

Virtex-6 FPGA GTX Transceiver Characterization Report

Virtex-6 FPGA GTX Transceiver Characterization Report Virtex-6 FPGA GTX Transceiver Characterization Report PCI Express 2.0 (2.5 and 5.0 Gb/s) Electrical Standard Xilinx is disclosing this user guide, manual, release note, and/or specification (the Documentation

More information

PCI Express 1.0a and 1.1 Add-In Card Transmitter Testing

PCI Express 1.0a and 1.1 Add-In Card Transmitter Testing Abstract PCI Express 1.0a and 1.1 Add-In Card Transmitter Testing Joan Gibson November 2006 SR-TN062 Add-in cards designed for PCI Express require numerous tests to assure inter-operability with different

More information

5 GT/s and 8 GT/s PCIe Compared

5 GT/s and 8 GT/s PCIe Compared 5 GT/s and 8 GT/s PCIe Compared Bent Hessen-Schmidt SyntheSys Research, Inc. Copyright 2008, PCI-SIG, All Rights Reserved 1 Disclaimer The material included in this presentation reflects current thinking

More information

Tektronix Innovation Forum

Tektronix Innovation Forum Tektronix Innovation Forum Enabling Innovation in the Digital Age DisplayPort 1.2 Spec Updates and overview of Physical layer conformance testing Presenter: John Calvin DisplayPort 1.2 Spec Updates Agenda

More information

Simplifying Validation and Debug of USB 3.0 Designs - Tektronix USB Testing Solutions Introduction. name title

Simplifying Validation and Debug of USB 3.0 Designs - Tektronix USB Testing Solutions Introduction. name title Simplifying Validation and Debug of USB 3.0 Designs - Tektronix USB Testing Solutions Introduction name title Agenda Introduction USB 3.0 SuperSpeed Why USB 3.0? Timeline Cable Transmitter Receiver Protocol

More information

Agilent Technologies N5393A PCI Express Electrical Performance Validation and Compliance Software for Infiniium 54855A or Series Oscilloscopes

Agilent Technologies N5393A PCI Express Electrical Performance Validation and Compliance Software for Infiniium 54855A or Series Oscilloscopes Agilent Technologies N5393A PCI Express Electrical Performance Validation and Compliance Software for Infiniium 54855A or 80000 Series Oscilloscopes Data Sheet Verify and debug your PCI Express designs

More information

PCI Express TM Architecture. PHY Electrical Test Considerations Revision 1.1

PCI Express TM Architecture. PHY Electrical Test Considerations Revision 1.1 PCI Express TM Architecture PHY Electrical Test Considerations Revision 1.1 February 2007 i PHY ELECTRICAL TEST CONSIDERATIONS, REVISION 1.1 REVISION REVISION HISTORY DATE 1.0 Initial Release. 4/26/2004

More information

PCI Express 3.0 Testing Approaches for PHY and Protocol Layers

PCI Express 3.0 Testing Approaches for PHY and Protocol Layers PCI Express 3.0 Testing Approaches for PHY and Protocol Layers Agenda Introduction to PCI Express 3.0 Trends and Challenges Physical Layer Testing Overview Transmitter Design & Validation Transmitter Compliance

More information

DisplayPort Testing Challenges

DisplayPort Testing Challenges DisplayPort Testing Challenges U N Vasudev May 6 th 2013 Agenda DisplayPort Overview DisplayPort 1.2 updates DisplayPort 1.2 Transmitter Testing What s New: T2, TP3, TP3EQ Physical Layer Test Overview

More information

PCI Gen3 (8GT/s) Receiver Test

PCI Gen3 (8GT/s) Receiver Test PCI Gen3 (8GT/s) Receiver Test Tektronix MOI for PCIe Gen3 (8GT/s) Receiver Jitter Tolerance Test (Add-In Card and System) using BSX Series BERTScope Bit Error Tester and BERTScope PCIE3.0 Receiver Testing

More information

Advanced Jitter Analysis with Real-Time Oscilloscopes

Advanced Jitter Analysis with Real-Time Oscilloscopes with Real-Time Oscilloscopes August 10, 2016 Min-Jie Chong Product Manager Agenda Review of Jitter Decomposition Assumptions and Limitations Spectral vs. Tail Fit Method with Crosstalk Removal Tool Scope

More information

Advanced Techniques for Validating PCI Express 4.0 Transmitters and Receivers Rick Eads Principal PCIe Tools Planner Keysight Technologies

Advanced Techniques for Validating PCI Express 4.0 Transmitters and Receivers Rick Eads Principal PCIe Tools Planner Keysight Technologies Advanced Techniques for Validating PCI Express 4.0 Transmitters and Receivers Rick Eads Principal PCIe Tools Planner Keysight Technologies Page Agenda PCIe 4.0 Ecosystem and Timeline PCIe 4.0 TX Testing

More information

Keysight N4880A Reference Clock Multiplier

Keysight N4880A Reference Clock Multiplier Keysight Reference Clock Multiplier Achieve Accurate and Simplified Receiver Test for PCI Express, SD UHS-II Host and MIPI M-PHY Devices Data Sheet Multiply reference clocks from 19.2 to 100 MHz to provide

More information

PCI Express Electrical Basics

PCI Express Electrical Basics PCI Express Electrical Basics Dean Gonzales Advanced Micro Devices Copyright 2015, PCI-SIG, All Rights Reserved 1 Topics PCI Express Overview Enhancements for 8GT/s Target Channels for the Specification

More information

Serial ATA Gen2 Jitter Tolerance Testing

Serial ATA Gen2 Jitter Tolerance Testing Serial ATA Gen2 Jitter Tolerance Testing Abstract Guy Foster SyntheSys Research, Inc. February 21, 2006 SR-TN054 Serial ATA [i] is an increasingly common serial bus technology aimed at disk drive applications.

More information

Provides information for this release. Describes added functions for this release. Describes precautions for using this software.

Provides information for this release. Describes added functions for this release. Describes precautions for using this software. ANRITSU CORPORATION 5-1-1 Onna, Atsugi-shi, Kanagawa 243-8555 Japan Anritsu - GRL PCIe 3.0 BASE Rx Test Application Release Note Second Edition This software is released for PCIe BASE Rx Test. Table of

More information

Compliance test method and detailed spec for -USB3.0. Tektronix Korea YJ.PARK

Compliance test method and detailed spec for -USB3.0. Tektronix Korea YJ.PARK Compliance test method and detailed spec for -USB3.0 Tektronix Korea YJ.PARK Differences from USB2.0 High-Speed 480MT/s No-SSC 2 wires for signaling Tx and Rx use the same wire 1 bi-directional link DC

More information

The Fast Track to PCIe 5.0

The Fast Track to PCIe 5.0 WHITE PAPER The Fast Track to PCIe 5.0 Doubling the Throughput of PCIe 4.0 to 32 GT/s Data center operators need to embrace next-generation technologies to support the response times and high bandwidth

More information

10 THINGS TO KNOW ABOUT PCIe. ebook

10 THINGS TO KNOW ABOUT PCIe. ebook 10 THINGS TO KNOW ABOUT ebook Overview PCI Express () is a high performance, general purpose I/O interconnect used in a wide variety of computing and communications products. There is a high degree of

More information

PCI Express Signal Quality Test Methodology

PCI Express Signal Quality Test Methodology PCI Express Signal Quality Test Methodology Users Guide LeCroy SDA 6000 October 2003 Revision 0.7 Document Number: XXXX DISCLAIMER OF WARRANTIES THIS SPECIFICATION IS PROVIDED AS IS AND WITH NO WARRANTIES

More information

Virtex-5 FPGA RocketIO GTX Transceiver Characterization Report

Virtex-5 FPGA RocketIO GTX Transceiver Characterization Report Virtex-5 FPGA RocketIO GTX Transceiver Characterization Report PCI Express 2.0 (5.0 Gb/s) Electrical Gb/s) Standard Electrical Standard [optional] [optional] Xilinx is disclosing this user guide, manual,

More information

USB 3.0 Receiver Compliance Testing

USB 3.0 Receiver Compliance Testing USB 3.0 Receiver Compliance Testing Methods of Implementation Using Tektronix BERTScope BSA85C Analyzer, CR125A Clock Recovery, DPP125B Digital De-Emphasis Processor, Instrument Switch, and DSA/DSO/MSO71254B

More information

Jitter Basics Lab Using SDAIII & Jitter Sim

Jitter Basics Lab Using SDAIII & Jitter Sim Jitter Basics Lab Using SDAIII & Jitter Sim TUTORIAL August 1, 2012 Summary JitterSim is a math function, enabled by the Serial Data Analysis option, which allows various aspects of jitter to be simulated

More information

RT-Eye PCI Express Compliance Module Methods of Implementation (MOI)

RT-Eye PCI Express Compliance Module Methods of Implementation (MOI) Technical Reference RT-Eye PCI Express Compliance Module Methods of Implementation (MOI) 071-2041-00 www.tektronix.com Copyright Tektronix. All rights reserved. Licensed software products are owned by

More information

PCI Express Transmitter Compliance and Debug

PCI Express Transmitter Compliance and Debug PCI Express Transmitter Compliance and Debug PCE3 Datasheet Features & Benefits PCIe Test Support: Supports Compliance and Validation of PCIe Gen1/2/3 Interfaces based on PCIe Base and CEM Specifications

More information

Cost Effective Solution for Receiver Characterization

Cost Effective Solution for Receiver Characterization 12.5 Gb/s Programmable Pattern Generator Cost Effective Solution for Receiver Characterization Product Highlights 24Mb pattern memory supports virtually any pattern Integrated two tap de-emphasis Fully

More information

Teledyne LeCroy. Teledyne LeCroy MOI for DisplayPort PHY CTS 1.2b Source Testing

Teledyne LeCroy. Teledyne LeCroy MOI for DisplayPort PHY CTS 1.2b Source Testing Teledyne LeCroy DisplayPort Standard April, 2016 Teledyne LeCroy MOI for DisplayPort PHY CTS 1.2b Source Testing This document is provided "AS IS" and without any warranty of any kind, including, without

More information

SAS-2 Zero-Length Test Load Characterization (07-013r7) Barry Olawsky Hewlett Packard (8/2/2007)

SAS-2 Zero-Length Test Load Characterization (07-013r7) Barry Olawsky Hewlett Packard (8/2/2007) SAS-2 Zero-Length Test Load Characterization (07-013r7) Barry Olawsky Hewlett Packard (8/2/2007) 07-013r7 SAS-2 Zero-Length Test Load Characterization 1 Zero-Length Test Load Provides ideal connection

More information

Type-C Technologies and Solutions

Type-C Technologies and Solutions Type-C Technologies and Solutions 2016.12.20 Gary Hsiao Project Manager Gary_Hsiao@keysight.com Agenda Type-C Overview Type-C PD Solutions USB 3.1 Simulation Solutions USB 3.1 TX/RX Solutions USB 3.1 Cable/Connector

More information

Using PEX 8648 SMA based (SI) Card

Using PEX 8648 SMA based (SI) Card Using PEX 8648 SMA based (SI) Card White Paper Version 1.3 July 2010 Website: Technical Support: www.plxtech.com www.plxtech.com/support Copyright 2008 by PLX Technology, Inc. All Rights Reserved Version

More information

Keysight M8070A System Software for M8000 Series of BER Test Solutions

Keysight M8070A System Software for M8000 Series of BER Test Solutions Keysight M8070A System Software for M8000 Series of BER Test Solutions Release Notes The M8070A system software for the M8000 Series of BER Test Solutions is required to control M8041A, M8051A and M8061A.

More information

Keysight Technologies

Keysight Technologies Keysight Technologies How to Pass Receiver Test According to PCI Express 3.0 CEM Specification with Add-In Cards and Motherboards Application Note Table of Contents 1. Introduction...3 2. Overview of the

More information

Agilent Technologies EZJIT and EZJIT Plus Jitter Analysis Software for Infiniium Series Oscilloscopes

Agilent Technologies EZJIT and EZJIT Plus Jitter Analysis Software for Infiniium Series Oscilloscopes Agilent Technologies EZJIT and EZJIT Plus Jitter Analysis Software for Infiniium Series Oscilloscopes Data Sheet Features of the EZJIT Plus software that optimize jitter analysis include: Easy-to-use jitter

More information

CR0031 Characterization Report RTG4 Characterization Report For PCIe

CR0031 Characterization Report RTG4 Characterization Report For PCIe CR0031 Characterization Report RTG4 Characterization Report For PCIe Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949)

More information

High-Speed Jitter Testing of XFP Transceivers

High-Speed Jitter Testing of XFP Transceivers White Paper High-Speed Jitter Testing of XFP Transceivers By Andreas Alpert Abstract Jitter is a key performance factor in high-speed digital transmission systems, such as synchronous optical networks/synchronous

More information

Keysight Technologies PCI Express Design and Test from Electrical to Protocol. Thoroughly Simulate, Characterize and Validate PCI Express Designs

Keysight Technologies PCI Express Design and Test from Electrical to Protocol. Thoroughly Simulate, Characterize and Validate PCI Express Designs Keysight Technologies PCI Express Design and Test from Electrical to Protocol Thoroughly Simulate, Characterize and Validate PCI Express Designs 02 Keysight PCI Express Design and Test from Electrical

More information

Enabling MIPI Physical Layer Test

Enabling MIPI Physical Layer Test Enabling MIPI Physical Layer Test High Speed Test and Characterization High Speed Digital Test The Explosion of Functions within Mobile Devices Multiple RF functions GPS Bluetooth WCDMA GSM WLAN FM Multiple

More information

QPHY-10GBase-KR Operator s Manual

QPHY-10GBase-KR Operator s Manual QPHY-10GBase-KR Operator s Manual Revision A May, 2014 Relating to the following release versions: Software Version Rev. 7.3.x.x Script 10GBase-KR.IRT Style Sheet Rev. 1.2 700 Chestnut Ridge Road Chestnut

More information

Development of 32 Gbit/s Pulse Pattern Generator / Error Detector

Development of 32 Gbit/s Pulse Pattern Generator / Error Detector Development of 32 Gbit/s Pulse Pattern Generator / Error Detector Takeshi Wada, Wataru Aoba, Taketo Saito, Kosuke Sasaki [Summary] With the increasing demand for cloud computing and high-definition video

More information

PCI Express Transmitter Compliance and Debug DPO/MSO Series Option PCE3 Datasheet

PCI Express Transmitter Compliance and Debug DPO/MSO Series Option PCE3 Datasheet PCI Express Transmitter Compliance and Debug DPO/MSO Series Option PCE3 Datasheet Automated DUT control. Automatically control the DUT and step it through the various supported speeds and presets necessary

More information

Q2 QMS/QFS 16mm Stack Height Final Inch Designs In PCI Express Applications Generation Gbps. Revision Date: February 13, 2009

Q2 QMS/QFS 16mm Stack Height Final Inch Designs In PCI Express Applications Generation Gbps. Revision Date: February 13, 2009 Q2 QMS/QFS 16mm Stack Height Final Inch Designs In PCI Express Applications Generation 2 5.0 Gbps Revision Date: February 13, 2009 Copyrights and Trademarks Copyright 2009 Samtec, Inc. Developed in conjunction

More information

Agilent N4880A Reference Clock Multiplier

Agilent N4880A Reference Clock Multiplier Agilent N4880A Reference Clock Multiplier Preliminary Version 0.91 Accurate and simplified receiver test for PCI Express, SD UHS-II host and MIPI M-PHY devices: Multiplies 19.2 to 100 MHz reference clocks

More information

ADS USB 3.1 Compliance Test Bench

ADS USB 3.1 Compliance Test Bench ADS 2016.01 USB 3.1 Compliance Test Bench Notices Keysight Technologies, Inc. 1983-2016 1400 Fountaingrove Pkwy., Santa Rosa, CA 95403-1738, United States All rights reserved. No part of this documentation

More information

COMPLIANCE STATEMENT

COMPLIANCE STATEMENT COMPLIANCE STATEMENT Specification Specification name: PCIE-BASE-REV4.-CC-REFCLK Specification title: Common-clock Refclk Evaluation for PCIe v4. BASE (v1.) Specification owner: JitterLabs Device Under

More information

Effortless Burst Separation

Effortless Burst Separation DDR Debug Toolkit Key Features Read/Write burst separation with a push of a button Simultaneous analysis of four different measurement views View up to 10 eye diagrams with mask testing and eye measurements

More information

N5393C PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes

N5393C PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes N5393C PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes Data Sheet Table of Contents Features...3 Benefits...4 Easy Test Definition...5 PCI Express 3.0...6 Configurability and Guided Connections....7

More information

Keysight Technologies EZJIT Plus Jitter Analysis Software for Infiniium Oscilloscopes. Data Sheet

Keysight Technologies EZJIT Plus Jitter Analysis Software for Infiniium Oscilloscopes. Data Sheet Keysight Technologies EZJIT Plus Jitter Analysis Software for Infiniium Oscilloscopes Data Sheet 02 Keysight EZJIT Plus Jitter Analysis Software for Infiniium Oscilloscopes - Data Sheet Table of Contents

More information

in Synchronous Ethernet Networks

in Synchronous Ethernet Networks Jitter and Wander Measurements in Synchronous Ethernet Networks Andreas Alpert ITSF November 2008 Agenda Introduction ti Synchronous Ethernet Ji d W d A Jitter and Wander Aspects Test Applications in SyncE

More information

Agilent Technologies U7243A USB 3.0 Superspeed Electrical Performance Validation and Compliance Software for the Infiniium Series Oscilloscopes

Agilent Technologies U7243A USB 3.0 Superspeed Electrical Performance Validation and Compliance Software for the Infiniium Series Oscilloscopes Agilent Technologies U7243A USB 3.0 Superspeed Electrical Performance Validation and Compliance Software for the Infiniium Series Oscilloscopes Data Sheet Table of Contents Features...3 Benefits... 4 Easy

More information

USB Type-C Active Cable ECN

USB Type-C Active Cable ECN USB Type-C Active Cable ECN Christine Krause Active Cable WG Chair (Sponsored by Intel Corporation) USB Developer Days 2017 Taipei, Taiwan October 24 25, 2017 1 Introduction Scope Requirements for active

More information

MP1800A Series Signal Quality Analyzer MU182020A/40A, MU182021A/41A 25 Gbit/s 1ch MUX/DEMUX, 25 Gbit/s 2ch MUX/DEMUX

MP1800A Series Signal Quality Analyzer MU182020A/40A, MU182021A/41A 25 Gbit/s 1ch MUX/DEMUX, 25 Gbit/s 2ch MUX/DEMUX Product Brochure MP1800A Series Signal Quality Analyzer MU182020A/40A, MU182021A/41A 25 Gbit/s 1ch MUX/DEMUX, 25 Gbit/s 2ch MUX/DEMUX MU181020B/40B 14 Gbit/s PPG/ED MU181800B 14 GHz Clock Distributor For

More information

PCI Express Transmitter Compliance and Debug

PCI Express Transmitter Compliance and Debug PCI Express Transmitter Compliance and Debug DPO/MSO70000 Series Option PCE3 Datasheet Tektronix Option PCE3 TekExpress PCI Express DUT setup Features & benefits PCIe test support: Supports compliance

More information

DisplayPort Solutions-Customer Presentation

DisplayPort Solutions-Customer Presentation DisplayPort Solutions-Customer Presentation DisplayPort 1.2 Spec Update Agenda DisplayPort 1.2 Overview DisplayPort Transmitter Testing What s New: T2, TP3, TP3EQ Physical Layer Test Overview for DP1.2

More information

Today s Schedule. USB 2.0 Overview. USB 2.0 Compliance Testing. Demo of the Agilent Solution Q&A

Today s Schedule. USB 2.0 Overview. USB 2.0 Compliance Testing. Demo of the Agilent Solution Q&A N5416A Automated USB 2.0 Pre-Compliance Test Solutions Today s Schedule USB 2.0 Overview USB 2.0 Compliance Testing Examples of Compliance Tests Demo of the Agilent Solution Q&A USB 2.0 Overview USB Integrators

More information

64 Gbaud PAM4 DAC G0374A

64 Gbaud PAM4 DAC G0374A Quick Start Guide 64 Gbaud PAM4 DAC G0374A Signal Quality Analyzer MP1900A/MP1800A Series 64 Gbaud PAM4 DAC Overview Features Operating baud rate: DC to 64 Gbaud Half-rate Data and Clock inputs High quality

More information

Serial ATA International Organization

Serial ATA International Organization SyntheSys Research, Inc. Serial ATA International Organization Version 1.0 June 4, 2009 Serial ATA Interoperability Program Revision 1.4 SyntheSys Research, Inc. MOI for RSG Tests (using BERTScope 7500B

More information

Optical SerDes Test Interface for High-Speed and Parallel Testing

Optical SerDes Test Interface for High-Speed and Parallel Testing June 7-10, 2009 San Diego, CA SerDes Test Interface for High-Speed and Parallel Testing Sanghoon Lee, Ph. D Sejang Oh, Kyeongseon Shin, Wuisoo Lee Memory Division, SAMSUNG ELECTRONICS Why Interface? High

More information

Agilent N5393C PCI Express Electrical Performance and Compliance Software Release Notes

Agilent N5393C PCI Express Electrical Performance and Compliance Software Release Notes Agilent N5393C PCI Express Electrical Performance and Compliance Software Release Notes Agilent N5393C Software Version 03.34 Released Date: 19 May 2014 File Name: SetupInfPCIExpress0334.exe Improved algorithm

More information

Keysight N5990A DisplayPort Extended Tests Embedded DisplayPort

Keysight N5990A DisplayPort Extended Tests Embedded DisplayPort Keysight N5990A DisplayPort Extended Tests Embedded DisplayPort Calibration and Test Procedure Descriptions User Guide Notices Keysight Technologies 2018 No part of this manual may be reproduced in any

More information

Keysight Technologies Understanding PCI Express 3.0 Physical Layer Transmitter Testing

Keysight Technologies Understanding PCI Express 3.0 Physical Layer Transmitter Testing Keysight Technologies Understanding PCI Express 3.0 Physical Layer Transmitter Testing Application Note HARDWARE + SOFTWARE + PEOPLE = DIGITAL INSIGHTS Overview PCI Express (PCIe ) technology has become

More information

Board Design Guidelines for PCI Express Architecture

Board Design Guidelines for PCI Express Architecture Board Design Guidelines for PCI Express Architecture Cliff Lee Staff Engineer Intel Corporation Member, PCI Express Electrical and Card WGs The facts, techniques and applications presented by the following

More information

MX183000A High-Speed Serial Data Test Software Operation Manual

MX183000A High-Speed Serial Data Test Software Operation Manual MX183000A High-Speed Serial Data Test Software Operation Manual Sixth Edition For safety and warning information, please read this manual before attempting to use the equipment. Additional safety and warning

More information

Keysight N5393F/G PCI Express 4.0 (Gen4) Software for Infiniium Oscilloscopes. Data Sheet

Keysight N5393F/G PCI Express 4.0 (Gen4) Software for Infiniium Oscilloscopes. Data Sheet Keysight N5393F/G PCI Express 4.0 (Gen4) Software for Infiniium Oscilloscopes Data Sheet 02 Keysight N5393F/G PCI Express 4.0 (Gen4) Software for Infiniium Oscilloscopes - Data Sheet Table of Contents

More information

Application Note. PCIE-RA Series Final Inch Designs in PCI Express Applications Generation GT/s

Application Note. PCIE-RA Series Final Inch Designs in PCI Express Applications Generation GT/s PCIE-RA Series Final Inch Designs in PCI Express Applications Generation 3-8.0 GT/s Copyrights and Trademarks Copyright 2012, Inc. COPYRIGHTS, TRADEMARKS, and PATENTS Final Inch is a trademark of, Inc.

More information

Keysight N5393D PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes. Data Sheet

Keysight N5393D PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes. Data Sheet Keysight N5393D PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes Data Sheet 02 Keysight N5393D PCI Express 3.0 (Gen3) Software for Infiniium Oscilloscopes - Data Sheet Table of Contents Features...

More information

R&S RTO-K81, R&S RTP-K81 PCIe Compliance Test Test Procedures

R&S RTO-K81, R&S RTP-K81 PCIe Compliance Test Test Procedures PCIe Compliance Test Test Procedures (=QFñ2) 1333229902 Test Procedures Version 03 This manual describes the PCIe compliance test procedures with the following options: R&S RTO-K81 (1326.0920.02) - PCIe

More information

Application Note. PCIE-EM Series Final Inch Designs in PCI Express Applications Generation GT/s

Application Note. PCIE-EM Series Final Inch Designs in PCI Express Applications Generation GT/s PCIE-EM Series Final Inch Designs in PCI Express Applications Generation 3-8.0 GT/s Copyrights and Trademarks Copyright 2015, Inc. COPYRIGHTS, TRADEMARKS, and PATENTS Final Inch is a trademark of, Inc.

More information

Raj Kumar Nagpal, R&D Manager Synopsys. Enabling Higher Data Rates and Variety of Channels with MIPI D-PHY

Raj Kumar Nagpal, R&D Manager Synopsys. Enabling Higher Data Rates and Variety of Channels with MIPI D-PHY Raj Kumar Nagpal, R&D Manager Enabling Higher Data Rates and Variety of Channels with MIPI D-PHY Agenda Design motivation MIPI D-PHY evolution Summary of MIPI D-PHY specification MIPI channel evolution

More information

NBASE-T and IEEE802.3bz Ethernet Testing 7 MARCH 2016

NBASE-T and IEEE802.3bz Ethernet Testing 7 MARCH 2016 NBASE-T and IEEE802.3bz Ethernet Testing Agenda Market Drivers for 2.5G/5G Ethernet Data Rates 2.5G/5G Ethernet Transmitter Test Challenges and Solutions Testing Approach for 2.5G/5G Data Rates Information/Resources

More information

High-Speed Serial Data Test Solution

High-Speed Serial Data Test Solution Product Brochure Signal Quality Analyzer Signal Quality Analyzer-R MP1900A High-Speed Serial Data Test Solution MX183000A Test Target : All Serial IF Hi gh-s p e e d S e r i a l D a t a Te st So lu tio

More information

PCI Express Application Software

PCI Express Application Software PCI Express Application Software PCE3 and PCE Data Sheet PCE (Supports Gen 1/2) PCI Express 1.0 and 2.0 Characterization, Debug, and Compliance Testing Automated Measurements for PCI Express 1.x and 2.0

More information

Characterizing Your PLL-based Designs To Manage System Jitter. Agilent Technologies

Characterizing Your PLL-based Designs To Manage System Jitter. Agilent Technologies Characterizing Your PLL-based Designs To Manage System Jitter Rob Sleigh Greg D. Le Cheminant Agilent Technologies Copyright 2008 Agilent Technologies Page 1 Outline A review of digital communications

More information

Answers for Your Multi-Gigabit Test Challenges

Answers for Your Multi-Gigabit Test Challenges Jitter Tolerance SFP XFP Agilent Bit Error Ratio Testers Get in Touch Answers for Your Multi-Gigabit Test Challenges PON HDMI PCIe TM AMB A question of innovation Enabling the Next Generation Multi-Gigabit

More information

PCI Express (Rev1.1) Test Methodologies Data Signal Quality; Reference Clock Jitter

PCI Express (Rev1.1) Test Methodologies Data Signal Quality; Reference Clock Jitter PCI Express (Rev1.1) Test Methodologies Data Signal Quality; Reference Clock Jitter Users Guide for: Tektronix Real Time Oscilloscopes (DSA/DPO70000 Series, TDS6000B/C Series, or TDS7704B) September 2006

More information

QPairs QTE/QSE-DP Multi-connector Stack Designs In PCI Express Applications 16 mm Connector Stack Height REVISION DATE: OCTOBER 13, 2004

QPairs QTE/QSE-DP Multi-connector Stack Designs In PCI Express Applications 16 mm Connector Stack Height REVISION DATE: OCTOBER 13, 2004 Application Note QPairs QTE/QSE-DP Multi-connector Stack Designs In PCI Express Applications 16 mm Connector Stack Height REVISION DATE: OCTOBER 13, 2004 Copyrights and Trademarks Copyright 2004 Samtec,

More information

Keysight N5990A-104 Test Automation Software Platform for Thunderbolt. User Guide

Keysight N5990A-104 Test Automation Software Platform for Thunderbolt. User Guide Keysight N5990A-104 Test Automation Software Platform for Thunderbolt User Guide Notices Keysight Technologies 2017 No part of this manual may be reproduced in any form or by any means (including electronic

More information

SEAM-RA/SEAF-RA Series Final Inch Designs in PCI Express Applications Generation GT/s

SEAM-RA/SEAF-RA Series Final Inch Designs in PCI Express Applications Generation GT/s SEAM-RA/SEAF-RA Series Final Inch Designs in PCI Express Applications Generation 3-8.0 GT/s Copyrights and Trademarks Copyright 2011 Samtec, Inc. Developed in conjunction with Teraspeed Consulting Group

More information