RESUME. % of Marks. Div st Class( Hons.) 2005* 1 st Class.

Similar documents
CURRICULUM VITAE. Discipline University /Board Year % Secured. Indian Institute of Technology (IIT), Kharagpur. (NIT), Rourkela

PROFORMA FOR BIO-DATA (to be uploaded)

Design and Implementation of VLSI 8 Bit Systolic Array Multiplier

FACULTY PROFILE. Total Experience : Academic : 7 Years and 3 Months. Degree Branch / Specialization College University

Abhishek Chakraborty

AYAN MONDAL ayan.mondal/

Resume. Techniques. Mail ID: Contact No.: S.No. Position held Organisation From To. AU PG Center, Vizianagaram

Sermakani. AM Mobile: : IBM Rational Rose, IBM Websphere Studio Application Developer.

Name: S.Brindha. Assistant Professor Grade I. Designation: Qualification: B.E, M.E, Ph.D (Pursuing)

PHOTO. 6 months -Seleicon Electronics 19.6 YRS Number of Workshops. Publications: Conference Journal National & International

DESIGN AND IMPLEMENTATION OF VLSI SYSTOLIC ARRAY MULTIPLIER FOR DSP APPLICATIONS

PRIYANKA DAYAL 11/1 Shastari Nagar, Nakodar Road, Jalandhar, India.

Biodata. Name: Ms. Jyoti M. Hurakadli. Designation: Associate Professor. Qualification: M.Tech (Computer Network Engineering),

Mastrovito Multipliers Based New High Speed Hybrid Double Multiplication Architectures Based On Verilog

LOW POWER FPGA IMPLEMENTATION OF REAL-TIME QRS DETECTION ALGORITHM

: Digital Electronics, Wireless Network Security

Symbiosis Institute of Technology, Pune Bachelor of Technology (Electronics & Telecommunication) Programme Structure

DESIGN AND VERIFICATION ANALYSIS OF APB3 PROTOCOL WITH COVERAGE

A Universal Session Based Bit Level Symmetric Key Cryptographic Technique to Enhance the Information Security

Dr. Badrinath Gurappa Srinivas

A High-Speed FPGA Implementation of an RSD-Based ECC Processor

The ECE Curriculum. Prof. Bruce H. Krogh Associate Dept. Head.

CONTACT: ,

DR. UMMA HANY. Current Status: Education: Career Summary:

A Novel Architecture of Parallel Multiplier Using Modified Booth s Recoding Unit and Adder for Signed and Unsigned Numbers

Design of a Pipelined 32 Bit MIPS Processor with Floating Point Unit

Multifunction Residue Architectures for Cryptography 1

Degree Branch / Specialization College University CSE SONA COLLEGE OF TECHNOLOGY : ASSISTANT PROFESSOR (SENIOR GRADE) ASSISTANT PROFESSOR

08/06/ /06/ /06/ /06/ /06/ /06/ /06/ /06/2018

Faculty Profile. Educational Qualification

International Journal of Computer Sciences and Engineering. Research Paper Volume-6, Issue-2 E-ISSN:

VLSI DESIGN OF REDUCED INSTRUCTION SET COMPUTER PROCESSOR CORE USING VHDL

Honorary Professor Supercomputer Education and Research Centre Indian Institute of Science, Bangalore

ISSN Vol.08,Issue.12, September-2016, Pages:

KCG College of Technology, Chennai

High Performance and Area Efficient DSP Architecture using Dadda Multiplier

Design Implementation of Composite Field S-Box using AES 256 Algorithm

Indian Silicon Technologies 2013

COCHIN UNIVERSITY OF SCIENCE AND TECHNOLOGY

An Optimized Montgomery Modular Multiplication Algorithm for Cryptography

The interns will be assigned to assist our R&D / IT professionals in the following exciting enabling technology projects.

UNIVERSITY OF YORK POSTGRADUATE PROGRAMME SPECIFICATION

ECE 297:11 Reconfigurable Architectures for Computer Security

Anurag Singh. 10th Percentage (1992): 79.16% Pt. Deendayal Upadhyay Sanatan Dharam Vidyalaya, Kanpur, India. (U.P.Board Allahabad).

INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATION ENGINEERING & TECHNOLOGY (IJECET)

HIGH PERFORMANCE ELLIPTIC CURVE CRYPTO-PROCESSOR FOR FPGA PLATFORMS

Abstract. Keywords: Genetic Algorithm, Mean Square Error, Peak Signal to noise Ratio, Image fidelity. 1. Introduction

VLSI Implementation of Fast Addition Using Quaternary Signed Digit Number System

INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY

AREAS OF SPECIALIZATION. Digital Image Processing Computer Vision Pattern Recognition Image Retrieval Image Reconstruction Face Recognition

Payal Gulati. House No. 1H-36, NIT, Faridabad E xp e r i e nc e

Department of Electrical and Computer Engineering, University of Rochester, Computer Studies Building,

VLSI ARCHITECTURE FOR NANO WIRE BASED ADVANCED ENCRYPTION STANDARD (AES) WITH THE EFFICIENT MULTIPLICATIVE INVERSE UNIT

VLSI Design and Implementation of High Speed and High Throughput DADDA Multiplier

VLSI Implementation of Low Power Area Efficient FIR Digital Filter Structures Shaila Khan 1 Uma Sharma 2

Edge Detection Using Morphological Method and Corner Detection Using Chain Code Algorithm

Power Optimized Programmable Truncated Multiplier and Accumulator Using Reversible Adder

DESIGN OF QUATERNARY ADDER FOR HIGH SPEED APPLICATIONS

GATE 2012 Electronics & Communication (EC)

An Efficient Pipelined Multiplicative Inverse Architecture for the AES Cryptosystem

Design and Implementation of Low-Complexity Redundant Multiplier Architecture for Finite Field

Design & Implementation of 64 bit ALU for Instruction Set Architecture & Comparison between Speed/Power Consumption on FPGA.

An Efficient Designing of I2C Bus Controller Using Verilog

Educational Qualification PhD (Computer and science engineering) - pursuing from Sir Padampat Singhania University, Udaipur, Rajasthan.

NCC 2009, January 16-18, IIT Guwahati 267

BIOMEDICAL ELECTRONICS. Date & Day II - SEMESTER ADVANCED MEDICAL IMAGING DIAGNOSTIC AND THERAPEUTIC EQUIPMENT MEDICAL PRODUCT DESIGN

A Modified Radix2, Radix4 Algorithms and Modified Adder for Parallel Multiplication

FACULTY PROFILE INTRODUCTION PERSONAL PROFILE. Amanpreet Kaur. Designation:- Lecturer. Specialization:- Wireless Communication Engineering

Digit-Level Semi-Systolic and Systolic Structures for the Shifted Polynomial Basis Multiplication Over Binary Extension Fields

VERIFICATION ANALYSIS OF AHB-LITE PROTOCOL WITH COVERAGE

Venkatesh Ramaiyan 1.05, Network Engineering Lab Mobile: Dept. of Electrical Communication Engg. (ECE) Fax: (+91)

Pipelined Quadratic Equation based Novel Multiplication Method for Cryptographic Applications

Faculty Profile. 2.Department and Designation : Dept. of Information Technology and HOD (i/c) I.T./C.S.E.

All MSEE students are required to take the following two core courses: Linear systems Probability and Random Processes

Design and Implementation of CVNS Based Low Power 64-Bit Adder

BEng (EEE) Third Year Electives and Internships

Video signal Processing Power Electronics & Drives. Anna University - Pursuing % Anna, Chennai

Power and Area Efficient Implementation for Parallel FIR Filters Using FFAs and DA

Rapid Prototyping System for Teaching Real-Time Digital Signal Processing

A Rapid Prototyping Methodology for Algorithm Development in Wireless Communications

A New Approach to Compressed Image Steganography Using Wavelet Transform

An Efficient Digital Watermarking Scheme for Dynamic Estimation of Wireless Channel Condition

LSB Based Audio Steganography Using Pattern Matching

A Novel Design of 32 Bit Unsigned Multiplier Using Modified CSLA

Software Implementation of Break-Up Algorithm for Logic Minimization

International Journal for Research in Applied Science & Engineering Technology (IJRASET) IIR filter design using CSA for DSP applications

Academic Record Degree Discipline Institute University Year Award Master of. First Class Technology

Stavros Nikolaou. 413 Gates Hall URL: Ithaca, NY, 14853, USA Date of Birth: December, 1987

Performance of QoS Parameter in Wireless Ad hoc Network (IEEE b)

DESIGNING OF INTER INTEGRATED CIRCUIT USING VERILOG

Programme Specification. MSc Telecommunications Engineering 2016/17

Novel Design of Dual Core RISC Architecture Implementation

INTERNATIONAL JOURNAL OF PROFESSIONAL ENGINEERING STUDIES Volume VI /Issue 3 / JUNE 2016

MAHATMA GANDHI INSTITUTE OF TECHNOLOGY Gandipet, Hyderabad FACULTY PROFILE 1. JNTUH REGISTRATION ID:

Central Controller Framework for Mobile Cloud Computing

A New CDMA Encoding/Decoding Method for on- Chip Communication Network

High Performance Interconnect and NoC Router Design

FPGA-Based derivative module for bioimpedance signal

Design of an Efficient Architecture for Advanced Encryption Standard Algorithm Using Systolic Structures

COURSE OBJECTIVES. Name of the Program : B.Tech Year: II Section: A, B & C. Course/Subject : MATLAB/ LABVIEW LAB Course Code: GR11A2020

Transcription:

RESUME 1. Name : SOMSUBHRA TALAPATRA 2. Address : Dept. of Aliah University New Town Campus, Plot-IIA/27, New Town, Kolkata, PIN-700156. Telephone No. : +91-033-23215317. email: s_talapatra@rediffmail.com. 3. Academic Qualifications: Examination Passed Board/ University Year Div. / Class % of Marks Subject/ Stream Madhyamik WBBSE 1992 1 st Div. 83.5 Languages,Ph Examination. Sc, LSc,Maths,Mec hanics, Humanities. Higher Secondary. B.E. M.E. WBCHSE 1994 1 st Jadavpur University, Kolkata-32 Jadavpur University, Kolkata-32 Div. 1998 1 st Class( Hons.) 2005* 1 st Class. 78.1 Languages,Ch emistry, Physics,Maths, Biology. 84.1 # Telecommunic ation Engg. 83.64 Telecommunic ation Engg. Specialization Electron Devices. *Note: Gap in the academic career is due to work in the VLSI Industry from 1998 to 2002. 4.Details of Employment Held: 4(a) Work Experience. Employer Designation/ Period Job Responsibilities. INDUSTRIAL R&D Texas Instruments (India) Pvt. Ltd., Bangalore. Purabi Das School of Information Technology, Bengal Engineering & Science University, Shibpur, Howrah- 71103 SMDP-II Project, Technology, Bengal Engineering & Science University, Shibpur, Howrah- 71103 Dept. of IC Design Enginner. Lecturer. Project Faculty (Lecturer) Assistant Professor, From 1 st July 1998 To 6 th Nov 2002 ( 4 years, 4 months & 6 days) TEACHING From 19 th August 2005 To 19 th August 2009 ( 4 years). From 20 th October 2009 To.30 st June, 2012 ( 2 year 8 months) From 12 th July, 2012 till date Digital Logic synthesis, physical synthesis, static timing analysis, Functional & Emulation verification using QuickTurn FPGA box, timing netlist simulation using IKOS box, etc. Teaching in the School of I.T. and the. Teaching in the Technology. Teaching and administrative duties.

Engg., New Town Campus, Level-I (Since Joining) (6 years 1 months) 4(b) Industrial R&D Projects worked in: Developer, Development of Random Test Program Generator (RTPG) for Texas Instruments TMS320C27x DSP in PERL, Texas Instruments Pvt. Ltd., Bangalore, 1998. Team member, Development Trace Data Export Peripheral Block for C27x-emulation chip (Ankur-E4), Texas Instruments Pvt. Ltd., Bangalore, 1998-1999. Team member, Development ISA-independent Scalable and Configurable Trace Data Export Receiver Chip (Drishti), Texas Instruments, Bangalore, 1999-2000. Team member, QuickTurn FPGA based Emulation of Trace Data Export Receiver Functional Netlist (Drishti), Texas Instruments Pvt. Ltd., Houston,Texas, U.S., 2000. Team member (short time involvement), Development of ISA of C28x, Texas Instruments, Bangalore, 2001. Team member (short time project), Development of C62x based DSL Modem (AJAX) chip, Texas Instruments, Bangalore, 2001. Team member (short time involvement), Development of Bi-Core (c62x DSP and MIPS) DSL Modem SoC (Sangam), Texas Instruments, Bangalore, 2001-2002. 4(c) Administrative Duties in Academics: Head (Officiating), Dept. of ECE, Aliah University from 13.07.2015 to 21.03.2016. Member of Examination Committee, for Three Academic Sessions 2013-14, 2014-15 and 2015-16. Member Board of Studies, Dept. of ECE, Aliah University. 5.Research and Teaching: 5(a) Research Interest: Electron Devices. Integrated Circuit Design Computer Architecture Finite Field Arithmetic Architectures. CNT based VLSI Interconnects. 5(b). Details of papers published: Journal: 2 (including one IEEE TVLSI). Edited Volume: 3 International Conference: 9. National(India) Conference: 3 Citations: 62 (www.researchgate.net) Papers in Journals: 1. Somsubhra Talapatra, Hafizur Rahaman, and Jimson Mathew Low Complexity Digit Serial Systolic Montgomery Multipliers for Special Class of GF(2 m ), IEEE Trans. VLSI Syst., vol. 18(5), pp. 847-852, May. 2010. 2. Sudip Ghosh, Somsubhra Talapatra, Navonil Chatterjee, Santi P Maity and Hafizur Rahaman, "FPGA based Implementation of Embedding and Decoding Architecture for Binary Watermark by Spread Spectrum Scheme in Spatial Domain," Bonfring International Journal of Advances in Image Processing, vol. 2, no. 4, pp. 1-8, December 2012. Papers in Edited Volume: 3. Prasenjit Ray, Somsubhra Talapatra, and Hafizur Rahaman, Low Latency LSB First Bit-Parallel Systolic Multiplier over GF(2m), in Progress in VLSI Design and Test (Ed. C. P. Ravikumar), Elite Publishing, New Delhi, pp.163-172, July 2008.

4. Sudip Ghosh, Somsubhra Talapatra, Debasish Mondal, Navonil Chatterjee, Hafizur Rahaman, and Santi P. Maity, " VLSI Architecture for Spatial Domain Spread Spectrum Image Watermarking Using Gray-Scale Watermark," Progress in VLSI Design and Test (LNCS vol. 7373) (Eds. Sanatan Chattopadhyay et. al.), Springer Berlin Heidelberg, Berlin, pp. 375-376, July 2012. 5. Sudip Ghosh, Somsubhra Talapatra, Jayasree Sharma, Navonil Chatterjee, Hafizur Rahaman, and Santi P Maity, "Dual Mode VLSI Architecture for Spread Spectrum Image Watermarking using Binary Watermark," 2nd International Conference on, Computing & Security (ICCCS-2012), Procedia Technology (Eds: Sanjay Kumar Jena and Banshidhar Majhi), Elsevier, vol. 6, pp. 784 791, October 2012. Papers in International Conferences: 6. Co-Author, Challenges in the Design of a Scalable Data-Acquisition and Processing Systems-on- Silicon, ASP-DAC/VLSI Design 2002,pp: 781-788, 2002. 7. Somsubhra Talapatra, and Hafizur Rahaman, Unified Digit Serial Systolic Montgomery Multiplication Architecture for Special Classes of Polynomials over GF(2 m ), 13 th EUROMICRO Conf. on Digital System Design (DSD-2010), France, September 2010. 8. Sudip Ghosh, Somsubhra Talapatra, Hafizur Rahaman, and Shanti P. Maity, A Novel VLSI Architecture for Walsh-Hadamard Transform, Asia Symposium on Quality Electronic Design (ASQED-2010), Malaysia, August 2010. 9. Somsubhra Talapatra, and Hafizur Rahaman, Low Complexity Montgomery Multiplication Architecture for Elliptic Curve Cryptography over GF(p m ), 18 th IEEE/IFIP International Conference on VLSI and System-on-Chip (VLSI-SoC-2010), Spain, September 2010. 10. Sabir Ali Mondal, Somsubhra Talapatra, and Hafizur Rahaman, Analysis, Modeling and Optimization of Transmission Gate Delay, Asia Symposium on Quality Electronic Design (ASQED- 2011), Malaysia, July 2011. 11. Sudip Ghosh, Somsubhra Talapatra, Debasish Mondal, Navonil Chatterjee, Hafizur Rahaman, and Santi P Maity, International Conference on Advances in Computing and s (ICACC- 2012), August 2012. 12. Sudip Ghosh, Somsubhra Talapatra, Sudipta Chakraborty, Navonil Chatterjee, Hafizur Rahaman, and Santi P Maity, "VLSI Architecture for Spread Spectrum Image Watermarking in Walsh-Hadamard Transform Domain using Binary Watermark," Third International Conference on Computer and Technology (ICCCT), November 2012. 13. Sudip Ghosh, Somsubhra Talapatra,Navonil Chatterjee, Nagakumar Reddy, Santi P Maity, and Hafizur Rahaman, "Multiplier-less VLSI Architecture of 1-D Hilbert Transform pair using Biorthogonal Wavelets," International Conference on Informatics, Vision (ICIEV), May 2013. 14. Swagata Bhattacharya ; Somsubhra Talapatra, A New Walsh Hadamard Transform Architecture Using Current Mode Circuit, 2014 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), July 2014. 5(c). Details of M.Tech. Theses supervised: Sl. Candidates Affiliation of Year Title of Theses No. Name Candidates. 1 Md. Aquib Dept. of 2018-19 Scalable VLSI Architecture for

2 3 4 5 6 7 8 9 10 11 Javed Mallick Debanjan Majumdar Sabir Akhtar Mallick Reyaz Fahim Ansari Dhanumjaya Raju Gadi Navonil Chatterjee Debasish Mondal Jayasree Sharma Dibakar Bhuiya Sandip Mallick Samir K. Saha 12 Suman Dey Dept. of Dept. of Dept. of (Work in progress) 2018 2016 2015 2012 2011 2010 Illumination Invariant Face Recognition in FPGA. Dynamic Multi Threshold Multivalued Logic Topology: Application to Finite Field Multiplier over GF(3 m ). Low Latency Digit-Serial In-Circuit Configurable Montgomery Multiplier (ICCMM) Architecture over GF(2 m ) for Special Classes of Polynomials. Montgomery multiplication over GF(3 m ) generated by irreducible trinomial. A graph theoretical formulation for fast Montgomery multiplication in GF(2 m ): Applications to digit-serial and in-circuit programmable architectures. VLSI architecture of spread spectrum watermarking using Walsh- Hadamard Transform and binary watermark. VLSI architecture of spatial domain image watermarking using binary watermark. Dual mode VLSI architecture of spatial and transform domain spread spectrum image watermarking using binary watermark. VLSI architecture for Hilbert transform based on bi-orthogonal wavelets Parameterized VLSI architecture for spread spectrum watermarking in Walsh transform domain Scalable latency in-circuit configurable Montgomery multiplier, using systolic cores, over GF(2 m ) for special classes of polynomials. Modular finite field multiplier for GF(2 m ).

13 Asish Bera 14 15 Pallab Kumar Nath Manoj K. Majumder 16 Arijit Sarkar 17 Arindam Das 18 19 20 21 22 Himadri Mandal Swagata Bhattacharya Satya Gopal Dinda Sourav Bhattacharya Sutapa Sarkar 23 Arnab Bera 24 Pranab Roy Purabi Das School of IT, Purabi Das School of IT, Purabi Das School of IT, 2009 2008 2007 VLSI architectures for finite field multiplication for Elliptic Curve based cryptosystems over GF(p m ). Generic fast adder structure for ast Walsh transform. VLSI architectures for fast Radon Transform. A hybrid optimization technique for efficient character recognition with emphasis on numerals. Optical character recognition of handwritten Bengali document. Low power high speed 16-bit Booth s Multiplier Design. Walsh transform implementation using mixed signal processing. Design of balanced amplitude modulator. Algorithm for geographical topology discovery by using collaborative micro-robots. simulation and synthesis, in FPGA, of a multi-finger CDMA rake receiver using OFDM demodulator. Design and hardware implementation of programmable sensor unit for wireless sensor network test infrastructure. Study and simulation of image data compression architectures for embedded application. BESU, Shibpur is now known as Indian Institute of Science & Technology, Shibpur. 5(d) Journal Papers Reviewed: I. One paper on Finite Filed Multiplier Architecture in IEEE Transaction on Computer-Aided Design of Integrated Circuits and Systems, Feb. 2014. II. One paper on Finite Filed Multiplier Architecture in IEEE Transaction Very Large Scale Integration systems, Dec. 2014. 5(e) Courses Taught/Teaching: I. VLSI Circuit Design (B.Tech., ECE,AU) II. VLSI Circuits & Systems (M.Tech, IIEST, Shibpur (formerly BESU)) III. Analog Integrated Circuit Design (M.Tech, IIEST, Shibpur (formerly BESU)) IV. RFIC Design (M.Tech, IIEST, Shibpur (formerly BESU)). V. Semiconductor Physics and Devices (B.Tech., ECE, AU and M.Tech, IIEST, Shibpur (formerly BESU)) VI. Memory Design (M.Tech, IIEST, Shibpur (formerly BESU)) VII. Information Theory and Coding (B.Tech., ECE, AU and M.Tech, IIEST, Shibpur (formerly BESU)) VIII. FPGA Architecture (M.Tech., ECE, AU) IX. Data Structure and Algorithms (M.Tech, PDSIT, IIEST, Shibpur (formerly BESU))

X. Systems and Networking (M.Tech, PDSIT, IIEST, Shibpur (formerly BESU)) 5(f). Participation in Workshops and Courses: I. Challenges in VLSI Design: Cutting edge Perspective, July 21-25, 2008 (TEQIP), Bengal Engineering & Science University, Shibpur, Howrah-711103, W.B., India. II. Advances in VLSI Signal Processing, Dec 3-7, 2013, Dept. Of Electrical IIT Kharagpur. 721302, W.B., India. III. Fundamentals & Applications of Nanomaterials (CU119), January 01-12, 2018, National Institute of Technical Teachers Training & Research (NITTTR), Salt Lake, Kolkata-700064, W.B., India. 6. Additional Remarks: 6(a). Awards,Medals,Prizes: i) Awarded National Scholarship in 1997 by Director of Public Instruction,West Bengal. ii) Awarded 1 st Prize in India region in 1997 TI-DSP Solution Challenge by Dirctor,DSP Development,Texas Instruments Pvt. Ltd. 6(b). Scholarship: GATE scholarship from 2003 to 2005. 7.Skill set Language : VHDL, System Verilog, C/C++. Scripting Language: Perl. Tool : Modelsim, Design compiler, IC compiler, Primetime, MATLAB, XST(Xilinx). Verification language: Specman elite from verisity, System Verilog.