Figure 1. Traditional Biasing and Termination for LVPECL Output Buffers

Similar documents
Translate HCSL to LVPECL, LVDS or CML levels Reduce Power Consumption Simplify BOM AVL. silabs.com Building a more connected world. Rev. 0.

Termination Options for Any-Frequency Si51x XOs, VCXOs

The Si50122-Ax-EVB is used to evaluate the Si50122-Ax. Table 1 shows the device part number and corresponding evaluation board part number.

AN999: WT32i Current Consumption

EFM8 Busy Bee Family EFM8BB2-SLSTK2021A Quick Start Guide

EFM32 Pearl Gecko Family QSG118: EFM32PG1 SLSTK3401A Quick- Start Guide

EFM32 Happy Gecko Family EFM32HG-SLSTK3400A Quick-Start Guide

EFM8 Laser Bee Family QSG110: EFM8LB1-SLSTK2030A Quick Start Guide

EFM8 Universal Bee Family EFM8UB2 Errata

AN1106: Optimizing Jitter in 10G/40G Data Center Applications

QSG144: CP2615-EK2 Quick-Start Guide

Date CET Initials Name Justification

AN125 INTEGRATING RAISONANCE 8051 TOOLS INTO THE S ILICON LABS IDE. 4. Configure the Tool Chain Integration Dialog. 1. Introduction. 2.

QSG123: CP2102N Evaluation Kit Quick- Start Guide

Selector Switch SDA. Pin 1. SCL Pin 2. I2C Bus. Pin 7. Pin 8. Pin 1. Pin 2. Pin 7 Pin 8. Pin 1 Pin 2. Pin 7 Pin 8

QSG114: CPT007B SLEX8007A Kit Quick- Start Guide

SMBus. Target Bootloader Firmware. Master Programmer Firmware. Figure 1. Firmware Update Setup

QSG119: Wizard Gecko WSTK Quick-Start Guide

Software Release Note

UG352: Si5391A-A Evaluation Board User's Guide

AN976: CP2101/2/3/4/9 to CP2102N Porting Guide

UG345: Si72xx Eval Kit User's Guide

QSG107: SLWSTK6101A Quick-Start Guide

Triangular spread spectrum profile for maximum EMI reduction (Si50122-A2) 2.5 V, 3.3 V Power supply. (2.0 x 2.5 mm) down spread outputs

FBOUT DDR0T_SDRAM0 DDR0C_SDRAM1 DDR1T_SDRAM2 DDR1C_SDRAM3 DDR2T_SDRAM4 DDR2C_SDRAM5 DDR3T_SDRAM6 DDR3C_SDRAM7 DDR4T_SDRAM8 DDR4C_SDRAM9 DDR5T_SDRAM10

Wireless Development Suite (WDS) is a software utility used to configure and test the Silicon Labs line of ISM band RFICs.

AN1006: Differences Between Si534x/8x Revision B and Revision D Silicon

Figure 1. CP2108 USB-to-Quad UART Bridge Controller Evaluation Board

Humidity/Temp/Optical EVB UG

CP2103-EK CP2103 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Relevant Documentation. 3. Software Setup USBXpress Driver Development Kit

CP2104-EK CP2104 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Relevant Documentation. 3. Software Setup USBXpress Driver Development Kit

CP2110-EK CP2110 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Relevant Documentation. 3. Software Setup

TS9004 Demo Board FEATURES ORDERING INFORMATION

Not Recommended for New Designs. Si Data Sheet Errata for Product Revision B

CP2105-EK CP2105 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Relevant Documentation. 3. Software Setup USBXpress Driver Development Kit

The process also requires the use of the following files found in the Micriµm Quick Start Package for the FRDM-KL46Z:

µc/probe on the Freescale FRDM-KL05Z without an RTOS

Date CET Initials Name Justification

Router-E and Router-E-PA Wireless Router PRODUCT MANUAL

Figure 1. Precision32 AppBuilder

EFR32MG13, EFR32BG13 & EFR32FG13 Revision C and Data Sheet Revision 1.0

USB Debug Adapter. Power USB DEBUG ADAPTER. Silicon Laboratories. Stop. Run. Figure 1. Hardware Setup using a USB Debug Adapter

CP2114 Family CP2114 Errata

Programming Options for Si5332

AN1143: Using Micrium OS with Silicon Labs Thread

UG254: CP2102N-MINIEK Kit User's Guide

UDP UPPI Card UG UDP UPPI CARD USER S GUIDE. 1. Introduction. Figure 1. UPPI Cards with and without Radio

WT12 EVALUATION KIT DATA SHEET. Monday, 09 September Version 1.7

EFM8 Universal Bee Family EFM8UB1 Errata

EFR32 Mighty Gecko Family EFR32MG1 with Integrated Serial Flash Errata History

UG334: Si5394 Evaluation Board User's Guide

USB Debug Adapter. Power USB DEBUG ADAPTER. Silicon Laboratories. Stop. Run. Figure 1. Hardware Setup Using a USB Debug Adapter

AN1160: Project Collaboration with Simplicity Studio

AN1117: Migrating the Zigbee HA Profile to Zigbee 3.0

AN0059.1: UART Flow Control

Si1146 UVIRSlider2EK Demo Kit

QSG159: EFM32TG11-SLSTK3301A Quick- Start Guide

QSG153: Micrium s μc/probe Tool Quick- Start Guide

UG232: Si88xxxISO-EVB User's Guide

USB Debug Adapter. Power USB DEBUG ADAPTER. Silicon Laboratories. Stop. Run. Figure 1. Hardware Setup Using a USB Debug Adapter

ETRX3DVK Development Kit Quick-Start Guide

AN324 ADVANCED ENCRYPTION STANDARD RELEVANT DEVICES. 1. Introduction. 2. Implementation Potential Applications Firmware Organization

TS7001 Demo Board. A Micropower, 2-channel, ksps, Serial-Output 12-bit SAR ADC FEATURES

QSG155: Using the Silicon Labs Dynamic Multiprotocol Demonstration Applications

Table 1. Kits Content. Qty Part Number Description. Si4010 Simplified Key Fob Demo Kit 868 MHz

UG274: Isolated USB Expansion Board User Guide

AN1178: Frequency-On-the-Fly for Silicon Labs Jitter Attenuators and Clock Generators

UG322: Isolated CAN Expansion Board User Guide

ADC Evaluation Platform GUI User s Guide

Bluegiga WF111 Software Driver Release Notes

8-Bit MCU C8051F85x/86x Errata

UG271: CP2615-EK2 User's Guide

EFM32 Zero Gecko EFM32ZG Errata

UG294: CPT213B SLEXP8019A Kit User's Guide

UG365: GATT Configurator User s Guide

Software Design Specification

AN0059.0: UART Flow Control

UG369: Wireless Xpress BGX13P SLEXP8027A Kit User's Guide

EFM8 Busy Bee EFM8BB1 Errata

Si1140-DK. Si1140 DEVELOPMENT KIT USER S GUIDE. 1. Kit Contents. Figure 1. Si1143 Evaluation Board

AN116. Power Management Techniques and Calculation. Introduction. Key Points. Power Saving Methods. Reducing System Clock Frequency

UG313: Thunderboard Sense 2 Bluetooth Low Energy Demo User's Guide

QSG107: SLWSTK6101A/B Quick-Start Guide

C8051F411-EK C8051F411 EVALUATION KIT USER S GUIDE. 1. Kit Contents. 2. Kit Overview. 3. Evaluation Board Interface LCD User Interface

AN690. Si4010 DEVELOPMENT KIT QUICK-START GUIDE. 1. Purpose. 2. Kit Content. Table 1. Kit Content

Si53102-A1/A2/A3 PCI-EXPRESS GEN 1, GEN 2, GEN 3, AND GEN 4 1:2 FAN- OUT CLOCK BUFFER. Features. Applications. Description. Functional Block Diagram

BRD4300B Reference Manual MGM111 Mighty Gecko Module

USB Debug Adapter. Power USB DEBUG ADAPTER. Silicon Laboratories. Stop. Run. Figure 1. Hardware Setup Using a USB Debug Adapter

Date CET Initials Name Justification

AN1083: Creating and Using a Secure CoAP Connection with ARM s mbed TLS

EFM32G Product Revision E

2. Key Points. F93x F92x F91x F90x. Figure 1. C8051F93x-C8051F90x MCU Family Memory Size Options

AN0885: EFM8UB Low Energy USB Overview

USBXpress Family CP2102N Errata

AN1095: What to Do When the I2C Master Does Not Support Clock Stretching

EFM32 EFM32GG11 Giant Gecko Family QSG149: EFM32GG11-SLSTK3701A Quick-Start Guide

AN1139: CP2615 I/O Protocol

AN926: Reading and Writing Registers with SPI and I 2 C

USB Debug Adapter. Power USB DEBUG ADAPTER. Silicon Laboratories. Stop. Run. Figure 1. Hardware Setup Using a USB Debug Adapter

AN1083: Creating and Using a Secure CoAP Connection with ARM s mbed TLS

Transcription:

OUTPUT BUFFER OPTIONS FOR Si53X/55X/57X/59X XO/VCXO DEVICES 1. Introduction The Si53x/55x/57x/59x XO/VCXO devices can be ordered with one of four different output buffer types: CMOS, LVPECL, LVDS, or CML. Each output type has its own particular benefits and disadvantages. This document describes each buffer type, proper biasing and termination schemes, and related technical trade-offs. 2. CMOS Complementary metal-oxide semiconductor (CMOS) outputs are typically chosen for the lowest output frequencies (below 160 MHz) because they do not offer constant, controlled output impedance. Without controlled output impedance, the length of the connected transmission line must be limited. The general rule is that if the line length approaches 1/4th the wavelength of the highest harmonic frequency, that line should be treated as a transmission line. CMOS can be ordered for all three of the supported supply levels (1.8, 2.5, and 3.3 V). Silicon Laboratories XOs and VCXOs support a nominal CMOS output voltage swing from ground to V DD. CMOS is compatible with LVTTL I/O. 3. LVPECL Low-voltage positive emitter-coupled logic (LVPECL) differential outputs are typically chosen for their compatibility with other high-speed ICs. This output type requires external biasing and proper termination of to V DD minus 2 V for each side of the differential output. Many well-known LVPECL biasing and termination schemes are supported by the Si53x/55x/57x/59x devices. The most common are shown in Figures 1, 2, and 3. The primary disadvantages of this output format are increased power consumption (due to the 28 ma required for dc biasing) and incompatibility with 1.8 V supplies. The primary advantage of the LVPECL signal format is jitter performance. LVPECL provides the best jitter performance because of its large swing. The Si53x/55x/57x/59x LVPECL driver is a CMOS instantiation that does not present a low output impedance similar to a traditional bipolar LVPECL driver. Therefore, we do not recommend termination approaches such as STECL (Source Terminated ECL) that do not use load terminations. If such an approach is required, contact the factory. V DD 2 V Figure 1. Traditional Biasing and Termination for LVPECL Output Buffers 100 130 130 Figure 2. First Alternative Biasing and Termination for LVPECL Output Buffers (100 Line Termination May Be Internal to the Receiving IC) Rev. 0.3 8/09 Copyright 2009 by Silicon Laboratories AN291

130 130 82 82 4. LVDS Figure 3. Second Alternative Biasing and Termination for LVPECL Output Buffers Low-voltage differential signaling (LVDS) differential outputs are typically chosen for newer designs because of their ease of implementation in CMOS ICs and because of their ease of use at the system level. LVDS outputs require no external biasing or termination when connected to LVDS inputs and are very power-efficient. Also, the LVDS specification allows for significant dc biasing drift from transmitter to receiver, further simplifying system-level design. The primary disadvantages of this output are reduced jitter performance when compared to LVPECL. The primary advantage is ease of use. LVDS outputs are connected as shown in Figure 4. 100 5. CML Figure 4. Typical Transmission Line Connection for LVDS (100 Line Termination May be Internal to the Receiving IC) Typically, current-mode logic (CML) differential outputs are chosen when LVPECL outputs are desired but lower power consumption is required. CML provides similar performance to LVPECL but does not require external biasing. CML outputs must be ac-coupled since they cannot provide sufficient current to bias other devices. CML outputs are connected as shown in Figures 5 and 6. 100 Figure 5. Typical CML Output Buffer Connection (100 Line Termination may be Internal to the Receiving IC) Figure 6. Alternative CML Output Buffer Connection 2 Rev. 0.3

6. Relative Comparison Figure 7 shows a relative comparison between jitter performance and power consumed. Generally, better performance requires more power. Relative Performance vs. Power Consumption LVPECL Jitter Performance LVDS CML CMOS 7. Conclusion Power Consumption Figure 7. Relationship of Jitter Performance to Power Consumption Because of the flexibility of Silicon Laboratories XO/VCXO products, it is important that the system designer understand the benefits and trade-offs associated with common output buffer types so that the best output lock signal format can be chosen to optimize each design at the application level. LVPECL offers the best jitter performance followed by CML, LVDS, and finally CMOS. Choose LVPECL for applications where jitter is the primary concern. Power consumption is optimized by choosing CML or LVDS when appropriate. Other trade-offs may exist; so, if you are unsure which output buffer type to choose, please contact Silicon Laboratories directly at VCXOinfo@silabs.com. Rev. 0.3 3

DOCUMENT CHANGE LIST Revision 0.2 to Revision 0.3 Added Si59x part number. 4 Rev. 0.3

NOTES: Rev. 0.3 5

ClockBuilder Pro One-click access to Timing tools, documentation, software, source code libraries & more. Available for Windows and ios (CBGo only). www.silabs.com/cbpro Timing Portfolio www.silabs.com/timing SW/HW www.silabs.com/cbpro Quality www.silabs.com/quality Support and Community community.silabs.com Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world s most energy friendly microcontrollers", Ember, EZLink, EZMac, EZRadio, EZRadioPRO, DSPLL, ISOmodem, Precision32, ProSLIC, SiPHY, USBXpress and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA http://www.silabs.com