Features. DDR3 Registered DIMM Spec Sheet

Similar documents
Features. DDR3 UDIMM w/o ECC Product Specification. Rev. 14 Dec. 2011

Features. DDR2 UDIMM w/o ECC Product Specification. Rev. 1.1 Aug. 2011

Features. DDR2 UDIMM with ECC Product Specification. Rev. 1.2 Aug. 2011

SDRAM DDR3 512MX8 ½ Density Device Technical Note

SDRAM DDR3 256MX8 ½ Density Device Technical Note

SDRAM DDR3 512MX8 ½ Density Device Technical Note

LE4ASS21PEH 16GB Unbuffered 2048Mx64 DDR4 SO-DIMM 1.2V Up to PC CL

IMM128M72D1SOD8AG (Die Revision F) 1GByte (128M x 72 Bit)

Module height: 30mm (1.18in) Note:

2GB DDR3 SDRAM 72bit SO-DIMM

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB. Features. 1GB, 2GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM. Features

IMM128M64D1DVD8AG (Die Revision F) 1GByte (128M x 64 Bit)

IMM64M64D1SOD16AG (Die Revision D) 512MByte (64M x 64 Bit)

IMM64M72D1SCS8AG (Die Revision D) 512MByte (64M x 72 Bit)

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB MT8JTF51264AZ 4GB. Features. 1GB, 2GB, 4GB (x64, SR) 240-Pin DDR3 UDIMM.

1.35V DDR3L SDRAM UDIMM

Micron Technology, Inc. reserves the right to change products or specifications without notice. jsf8c256x64hdz.pdf Rev. C 11/11 EN

DDR3 SDRAM VLP UDIMM MT9JDF25672AZ 2GB MT9JDF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, SR) 240-Pin DDR3 VLP UDIMM. Features

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0026 PCB PART NO. :

DDR3 SDRAM UDIMM MT18JSF25672AZ 2GB MT18JSF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, DR) 240-Pin DDR3 SDRAM UDIMM. Features

IMM64M64D1DVS8AG (Die Revision D) 512MByte (64M x 64 Bit)

1.35V DDR3L SDRAM SODIMM

1.35V DDR3L SDRAM UDIMM

DDR3 SDRAM UDIMM MT4JTF6464AZ 512MB MT4JTF12864AZ 1GB. Features. 512MB, 1GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM. Features

Micron Technology, Inc. reserves the right to change products or specifications without notice. jdf18c512_1gx72az.pdf - Rev.

1GB, 2GB (x64, SR) 240-Pin DDR3 UDIMM Features

4GB Unbuffered DDR3 SDRAM SODIMM

1.35V DDR3L SDRAM SODIMM

1.35V DDR3L SDRAM UDIMM

4GB Unbuffered VLP DDR3 SDRAM DIMM with SPD

2GB Unbuffered DDR3 SDRAM DIMM

1.35V DDR3L SDRAM SODIMM

2GB DDR3 SDRAM SODIMM with SPD

DDR2 SDRAM UDIMM MT8HTF12864AZ 1GB

Organization Row Address Column Address Bank Address Auto Precharge 128Mx8 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

1.35V DDR3L SDRAM SODIMM

DDR3 SDRAM UDIMM MT9JSF12872AZ 1GB MT9JSF25672AZ 2GB MT9JSF51272AZ 4GB. Features. 1GB, 2GB, 4GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM.

Organization Row Address Column Address Bank Address Auto Precharge 256Mx4 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

DDR SDRAM UDIMM. Draft 9/ 9/ MT18VDDT6472A 512MB 1 MT18VDDT12872A 1GB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM UDIMM MT4HTF1664AY 128MB MT4HTF3264AY 256MB MT4HTF6464AY 512MB. Features. 128MB, 256MB, 512MB (x64, SR) 240-Pin DDR2 SDRAM UDIMM.

1.35V DDR3 SDRAM SODIMM

DDR3 SDRAM SODIMM MT16JSF25664H 2GB For component data sheets, refer to Micron s Web site:

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0031 PCB PART NO. :

DDR2 SDRAM UDIMM MT18HTF12872AZ 1GB MT18HTF25672AZ 2GB MT18HTF51272AZ 4GB. Features. 1GB, 2GB, 4GB (x72, ECC, DR) 240-Pin DDR2 SDRAM UDIMM.

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

DDR2 SDRAM UDIMM MT9HTF6472AZ 512MB MT9HTF12872AZ 1GB MT9HTF25672AZ 2GB. Features. 512MB, 1GB, 2GB (x72, SR) 240-Pin DDR2 SDRAM UDIMM.

1.35V DDR3L SDRAM UDIMM

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB For component data sheets, refer to Micron s Web site:

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

DDR3 SDRAM Mini-RDIMM

Datasheet. Zetta 4Gbit DDR3L SDRAM. Features VDD=VDDQ=1.35V / V. Fully differential clock inputs (CK, CK ) operation

1. The values of t RCD and t RP for -335 modules show 18ns to align with industry specifications; actual DDR SDRAM device specifications are 15ns.

IMM64M72SDDUD8AG (Die Revision B) 512MByte (64M x 72 Bit)

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB. Features. 1GB, 2GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM. Features

1.35V DDR3L SDRAM 1.5U LRDIMM

1.35V DDR3L-RS SDRAM SODIMM

RML1531MH48D8F-667A. Ver1.0/Oct,05 1/8

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

ADQVD1B16. DDR2-800+(CL4) 240-Pin EPP U-DIMM 2GB (256M x 64-bits)

Options. Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC PC

D G28RA 128M x 64 HIGH PERFORMANCE PC UNBUFFERED DDR3 SDRAM SODIMM

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0007 PCB PART NO. :

DDR3 SDRAM LRDIMM MT72JSZS4G72LZ 32GB. Features. 32GB (x72, ECC, QR) 240-Pin DDR3 LRDIMM. Features. Figure 1: 240-Pin LRDIMM (MO-269 RC/C)

SC64G1A08. DDR3-1600F(CL7) 240-Pin XMP(ver 2.0) U-DIMM 1GB (128M x 64-bits)

Note: Micron Technology, Inc. reserves the right to change products or specifications without notice. jsf36c2gx72pz.pdf - Rev.

DDR SDRAM UDIMM MT8VDDT3264A 256MB MT8VDDT6464A 512MB For component data sheets, refer to Micron s Web site:

1.35V DDR3 SDRAM RDIMM

DDR3 SDRAM VLP RDIMM MT18JDF1G72PDZ 8GB. Features. 8GB (x72, ECC, DR) 240-Pin DDR3 VLP RDIMM. Features. Figure 1: 240-Pin VLP RDIMM (MO-269 R/C L)

1.35V DDR3L SDRAM LRDIMM

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB. Features. 2GB, 4GB (x64, DR) 240-Pin DDR2 SDRAM UDIMM. Features

DDR3 SDRAM RDIMM MT36JDZS51272PZ 4GB MT36JDZS1G72PZ 8GB. Features. 4GB, 8GB (x72, ECC, DR) 240-Pin DDR3 SDRAM RDIMM. Features

1.35V DDR3L SDRAM RDIMM

IMME256M64D2DUD8AG (Die Revision E) 2GByte (256M x 64 Bit)

1.35V DDR3L SDRAM LRDIMM

DDR3 SDRAM VLP RDIMM MT36JDZS2G72PZ 16GB. Features. 16GB (x72, ECC, DR) 240-Pin DDR3 VLP RDIMM. Features

IMME256M64D2SOD8AG (Die Revision E) 2GByte (256M x 64 Bit)

1.35V DDR3L SDRAM RDIMM

Key Features 240-pin, dual in-line memory module (DIMM) ECC 1-bit error detection and correction. Registered inputs with one-clock delay.

DDR4 OverClock UDIMM Module

4GB ECC DDR3 1.35V SO-DIMM

DDR3 SDRAM RDIMM MT72JSZS2G72PZ - 16GB MT72JSZS4G72PZ - 32GB. Features. 16GB, 32GB (x72, ECC, QR) 240-Pin DDR3 RDIMM. Features

DDR3 SDRAM SODIMM MT8JTF12864HY 1GB MT8JTF25664HY 2GB

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

2GB 4GB 8GB Module Configuration 256 x M x x x 8 (16 components)

2GB ECC DDR3 1.35V SO-DIMM

DDR3L-1.35V Load Reduced DIMM Module

DDR SDRAM SODIMM MT8VDDT1664H 128MB 1. MT8VDDT3264H 256MB 2 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

PC2-5300/PC DDR2 SDRAM Unbuffered DIMM Design Specification Revision 3.1 October 2008

DDR4 OverClock UDIMM Module

PC2-6400/PC2-5300/PC2-4200/PC Registered DIMM Design Specification Revision 3.40 August 2006

2GB DDR3 SDRAM UDIMM. RoHS Compliant. Product Specifications. January 15, Version 1.2. Apacer Technology Inc.

1GB, 2GB, 4GB (x72, SR) 240-Pin DDR2 SDRAM VLP RDIMM Features

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

TwinDie 1.35V DDR3L SDRAM

4GB DDR3 SDRAM SO-DIMM

4GB DDR3 SDRAM SO-DIMM

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

1024MB DDR2 SDRAM SO-DIMM

M2U1G64DS8HB1G and M2Y1G64DS8HB1G are unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Unbuffered Dual In-Line

TwinDie 1.35V DDR3L SDRAM

Transcription:

Features DDR3 functionality and operations supported as defined in the component data sheet 240-pin, Registered Dual In-line Memory Module (RDIMM) Fast data transfer rates: PC3-8500, PC3-10600, PC3-12800 1GB(128 Meg x 72), 2GB (256 Meg x 72), 4GB (512Meg x 72), 8GB (1024Meg x 72) V DD = V DDQ = 1.5V ±0.075V V DDSPD = 3.0V to 3.6V Supports ECC error detection and correction Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals Double rank On-board I2C temperature sensor with integrated serial presence-detect (SPD) EEPROM 8 internal device banks Fixed burst chop (BC) of 4 and burst length (BL) of 8 via the mode register set (MRS) Selectable BC4 or BL8 on-the-fly (OTF) Gold edge contacts Pb-free Fly-by topology Terminated control, command, and address bus 1 Rev 1.0 Nov. 2010

Module Specification Part Number Module Density & Timing Bandwidth Data Rate Configuration (tcl-trcd-trp) SP001GBRTE106S01 1GB (128Mx72) PC3-8500 DDR3-1066 7-7-7 SP001GBRTE133S01 128Mx8 1Rank PC3-10600 DDR3-1333 9-9-9 SP002GBRTE106S01 2GB (256Mx64) PC3-8500 DDR3-1066 7-7-7 SP002GBRTE133S01 128Mx8 2Ranks PC3-10600 DDR3-1333 9-9-9 SP004GBRTE133S01 4GB (512Mx64) 128Mx8 4Ranks PC3-10600 DDR3-1333 9-9-9 SP004GBRTE133U01 4GB (512Mx64) 256Mx4 2Ranks PC3-10600 DDR3-1333 9-9-9 SP004GBRTE133V01 4GB (512Mx64) 256Mx8 2Ranks PC3-10600 DDR3-1333 9-9-9 SP008GBRTE133M0A 8GB (512Mx64) 512Mx4 2Ranks PC3-10600 DDR3-1333 9-9-9 Note: This document supports all LTU Series DDR3 240Pin UDIMM products. Some item was be EOL in this list, Please contact with our sales Dep. 2 Rev 1.0 Nov. 2010

Pin Assignments 240-Pin DDR3 RDIMM Front Pin Symbol Pin Symbol Pin Symbol Pin Symbol 240-Pin DDR3 RDIMM Back Pin Symbol Pin Symbol Pin Symbol Pin Symbol 1 Vrefdq 31 DQ25 61 A2 91 DQ41 121 Vss 151 Vss 181 A1 211 Vss 2 Vss 32 Vss 62 Vdd 92 Vss 122 DQ4 152 3 DQ0 33 DQS3# 63 NC 93 DQS5# 123 DQ5 153 DM3/ DQS12/ TDQS12 DQS12#/ TDQS12# 182 Vdd 212 183 Vdd 213 DM5/ DQS14/ TDQS14 DQS14#/ TDQS14# 4 DQ1 34 DQS3 64 NC 94 DQS5 124 Vss 154 Vss 184 CK0 214 Vss 5 Vss 35 Vss 65 Vdd 95 Vss 125 DM0/ DQS9/ 155 DQ30 185 CK0# 215 DQ46 TDQS9 6 DQS0# 36 DQ26 66 Vdd 96 DQ42 126 DQS9#/ 156 DQ31 186 Vdd 216 DQ47 TDQS9# 7 DQS0 37 DQ27 67 Vrefca 97 DQ43 127 Vss 157 Vss 187 EVENT# 217 VSS 8 Vss 38 Vss 68 Par_In 98 Vss 128 DQ6 158 CB4 188 A0 218 DQ52 9 DQ2 39 CB0 69 Vdd 99 DQ48 129 DQ7 159 CB5 189 Vdd 219 DQ53 10 DQ3 40 CB1 70 A10 100 DQ49 130 Vss 160 Vss 190 BA1 220 Vss 11 Vss 41 Vss 71 BA0 101 Vss 131 DQ12 161 12 DQ8 42 DQS8# 72 Vdd 102 DQS6# 132 DQ13 162 DM8/ DQS17 / TDQS17 DQS17#/ TDQS17# 191 Vdd 221 192 RAS# 222 DM6/ DQS15/ TDQS15 DQS15#/ TDQS15# 13 DQ9 43 DQS8 73 WE# 103 DQS6 133 Vss 163 Vss 193 S0# 223 Vss 14 Vss 44 Vss 74 CAS# 104 Vss 134 DM1/ DQS10/ 164 CB6 194 Vdd 224 DQ54 TDQS10 15 DQS1# 45 CB2 75 Vdd 105 DQ50 135 DQS10#/ 165 CB7 195 ODT0 225 DQ55 TDQS10# 16 DQS1 46 CB3 76 S1# 106 DQ51 136 Vss 166 Vss 196 A13 226 Vss 17 Vss 47 Vss 77 ODT1 107 Vss 137 DQ14 167 NC 197 Vdd 227 DQ60 18 DQ10 48 Vtt 78 Vdd 108 DQ56 138 DQ15 168 RESET# 198 NC 228 DQ61 19 DQ11 49 Vtt 79 NC 109 DQ57 139 Vss 169 CKE1 199 Vss 229 Vss 20 Vss 50 CKE0 80 Vss 110 Vss 140 DQ20 170 Vdd 200 DQ36 230 DM7/ DQS16/ TDQS16 21 DQ16 51 Vdd 81 DQ32 111 DQS7# 141 DQ21 171 A15 201 DQ37 231 DQS16# TDQS16# 22 DQ17 52 BA2 82 DQ33 112 DQS7 142 Vss 172 A14 202 Vss 232 Vss 23 Vss 53 Err_Out# 83 Vss 113 Vss 143 24 DQS2# 54 Vdd 84 DQS4# 114 DQ58 144 DM2/ DQS11/ TDQS11 DQS11#/ TDQS11# 173 Vdd 203 174 A12 204 DM4/ DQS13/ TDQS13 DQS13# TDQS13# 233 DQ62 234 DQ63 25 DQS2 55 A11 85 DQS4 115 DQ59 145 Vss 175 A9 205 Vss 235 Vss 26 Vss 56 A7 86 Vss 116 Vss 146 DQ22 176 Vdd 206 DQ38 236 Vddspd 27 DQ18 57 Vdd 87 DQ34 117 SA0 147 DQ23 177 A8 207 DQ39 237 SA1 28 DQ19 58 A5 88 DQ35 118 SCL 148 Vss 178 A6 208 Vss 238 SDA 29 Vss 59 A4 89 Vss 119 SA2 149 DQ28 179 Vdd 209 DQ44 239 Vss 30 DQ24 60 Vdd 90 DQ40 120 Vtt 150 DQ29 180 A3 210 DQ45 240 Vtt 3 Rev 1.0 Nov. 2010

Pin Description Symbol Type Description A[15:0] Address inputs: Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BA. A12 is also used for BC4/BL8 identification as BL on-the-fly during CAS commands. The address inputs also provide the op-code during the mode register command set. A[13:0] address the 1Gb DDR3 devices. A[15:14] are needed to calculate parity on the command/address bus. BA[2:0] Bank address inputs: BA[2:0] define the device bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command. BA[2:0] are used as part of the parity calculation. CK0, CK0# Clock: CK and CK# are differential clock inputs. All control, command, and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. CKE[1:0] Clock enable: CKE enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DRAM. data mask: DM is an input mask signal for write data. data is masked when DM is DM[8:0] sampled HIGH, along with the input data, during a write access. DM is sampled on both edges (TDQS[17:9], of the DQS. Although the DM pins are input-only, the DM loading is designed to match that of TDQS#[17:9]) the DQ and DQS pins. When TDQS is enabled, DM is disabled and TDQS and TDQS# provide termination resistance, otherwise the TDQS# pins are no function. On-die termination: ODT enables (registered HIGH) and disables (registered LOW) ODT[1:0] termination resistance internal to the DRAM. When enabled in normal operation, ODT is applied only to the following pins: DQ, DQS, DQS#, and DM. The ODT input will be ignored if disabled via the LOAD MODE command. Par_In Parity input: Parity bit for the address, RAS#, CAS#, and WE#. RAS#, CAS#, WE# RESET# S#[3:0] SA[2:0] SCL (LVCMOS) Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being entered. Reset: RESET# is an active LOW CMOS input referenced to Vss. The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH 0.8 Vdd and DC LOW 0.2 Vdd. Chip select: S# enables (registered LOW) and disables (registered HIGH) the command decoder. Serial address inputs: These pins are used to configure the temperature sensor/spd EEPROM address range on the I2C bus. Serial clock for temperature sensor/spd EEPROM: SCL is used to synchronize communication to and from the temperature sensor/spd EEPROM. CB[7:0] I/O Check bits: Data used for ECC. DQ[63:0] I/O Data input/output: Bidirectional data bus. DQS[8:0], DQS#[8:0] SDA Err_Out# EVENT# Vdd I/O Data strobe: DQS and DQS# are differential data strobes. Output with read data. Edge-aligned with read data. with write data. Center-aligned with write data. DQS# is used only when the differential data strobe mode is enabled via the LOAD MODE command. Serial data: SDA is a bidirectional pin used to transfer addresses and data into and out of the temperature sensor/spd EEPROM on the module on the I2C bus. I/O Output Parity error output: Parity error found on the command and address bus. (open-drain) Output Temperature event: The EVENT# pin is asserted by the temperature sensor when critical (open-drain) temperature thresholds have been exceeded. Supply Power supply: 1.5V ±0.075V. The component Vdd and Vddq are connected to the module Vdd. Vddspd Supply Temperature sensor/spd EEPROM power supply: +3.0V to +3.6V. Vrefca Supply Reference voltage: Control, command, and address (Vdd/2). Vrefdq Supply Reference voltage: DQ, DM (Vdd/2). Vss Supply Ground. Vtt Supply Termination voltage: Used for control, command, and address (Vdd/2). NC No connect: These pins are not connected on the module. NU Not used: These pins are not used in specific module configuration/operations. 4 Rev 1.0 Nov. 2010

Simplified Mechanical Drawing(x8 1Rank) Note: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note: 2. The dimensional diagram is for reference only. 5 Rev 1.0 Nov. 2010

Simplified Mechanical Drawing(x8 2Ranks) Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note 2: The dimensional diagram is for reference only. 6 Rev 1.0 Nov. 2010

Simplified Mechanical Drawing(x8 4Ranks) Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note 2: The dimensional diagram is for reference only. 7 Rev 1.0 Nov. 2010

Simplified Mechanical Drawing(x4 1Rank) Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note 2: The dimensional diagram is for reference only. 8 Rev 1.0 Nov. 2010

Simplified Mechanical Drawing(x4 2Ranks) Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. Note 2: The dimensional diagram is for reference only. 9 Rev 1.0 Nov. 2010