NAND Flash Module DESCRIPTION: FEATURES: 69F12G24, 69F24G24

Similar documents
NAND Flash Module DESCRIPTION: FEATURES: 69F96G24, 69F192G24

NAND Flash Module DESCRIPTION: FEATURES: 69F64G16, 69F128G16, 69F256G16. DDC s 64, 128, and 256 Gb high density NAND flash features a x8 wide bus.

NAND Flash Module DESCRIPTION: FEATURES: 29F32G08. DDC s 32 Gb high density NAND flash features a x8 wide bus.

NAND Flash Module 69F64G16 69F128G16 69F256G16 FEATURES: Preliminary

1G-BIT 3.3V NAND FLASH MEMORY

W29N01HV W29N01HV 1G-BIT 3.3V NAND FLASH MEMORY. Release Date: Oct 15, Revision A

W29N01HZ/W W29N01HZ/W 1G-BIT 1.8V NAND FLASH MEMORY. Release Date: January, 11 th, Revision E

W29N01HZ/W W29N01HZ/W 1G-BIT 1.8V NAND FLASH MEMORY. Release Date: September, 20 th, Revision D

1Gbit NAND FLASH FMND1GXXX3D. 3V/1.8V, x8/x16 1G-BIT NAND FLASH. Rev.09 (Sep ) 1

MX30LF2G28AB MX30LF4G28AB. 3V, 2G/4G-bit NAND Flash Memory. MX30LFxG28AB. P/N: PM2029 REV. 1.3, February 08,

MX60LF8G18AC. 3V, 8G-bit NAND Flash Memory MX60LF8G18AC. P/N: PM2192 REV. 1.1, January 24,

MX30LF2G18AC MX30LF4G18AC. 3V, 2G/4G-bit NAND Flash Memory. MX30LFxG18AC P/N: PM2129 REV. 1.1, NOV. 18,

IS34ML02G081 IS35ML02G081. 2Gb SLC-1b ECC 3.3V X8 NAND FLASH MEMORY STANDARD NAND INTERFACE

IS34ML02G084 IS35ML02G084. 2Gb SLC-4b ECC 3.3V X8 NAND FLASH MEMORY STANDARD NAND INTERFACE

512Mb SLC NAND Flash Specification. (Preliminary)

1Gb NAND FLASH HY27US081G1M HY27US161G1M

8 Gb NAND Flash H27U8G8T2B

3.3V 4Gb SLC NAND Flash Memory Specification and Technical Notes

IS34MW02G084/164 IS35MW02G084/164. 2Gb SLC-4b ECC 1.8V X8/X16 NAND FLASH MEMORY STANDARD NAND INTERFACE

4Gb NAND FLASH HY27UF(08/16)4G2B

IS34MW01G084/164 IS35MW01G084/164. 1Gb SLC-4b ECC 1.8V X8/X16 NAND FLASH MEMORY STANDARD NAND INTERFACE

MX30LF1208AA 512M-bit NAND Flash Memory

Pre-enabling designs with ONFI (Open NAND Flash Interface) Shahed Ameer Applications Engineer Flash Memory Group, Intel

Document Title 1Gbit (128Mx8bit / 64Mx16bit) NAND Flash Memory

W29N02KVxxAF 2G-BIT 3.3V NAND FLASH MEMORY. Release Date: November 7 th, Revision A

Document Title 128Mbit (16Mx8bit / 8Mx16bit) NAND Flash Memory

W29N02GW/Z W29N02GW/Z 2G-BIT 1.8V NAND FLASH MEMORY. Release Date: December 4 th, Revision E

Document Title 2Gbit (256Mx8bit / 128Mx16bit) NAND Flash Memory

3.3V 2Gb SLC NAND Flash Memory Specification and Technical Notes PSU2GA30BT/BB

W29N08GV W29N08GV 8G-BIT 3.3V NAND FLASH MEMORY 2 CHIP STACKED 8G-BIT. Release Date: May 17 th, Revision C

W29N08GV W29N08GV NAND FLASH MEMORY. 2 chip stack 8G-Bit. Release Date: August 26 th Revision A

Rev 1.0 Aug DNSF1G08U0F-T. 1Gb NAND Flash Single-Level-Cell (1bit/Cell) datasheet - 1 -

16Gb E-die NAND Flash SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

W29N04GV W29N04GV 4G-BIT 3.3V NAND FLASH MEMORY. Release Date: February 9 th, Revision B

K9XXG08UXA INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

Comparing Spansion S34ML04G100 with Macronix MX30LF4G18AC

K9XXG08UXM INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

Comparing Toshiba TC58BVG1S3HTAI0 with Macronix MX30LF2GE8AB

K9XXG08UXM INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

79C Megabit (512k x 8-bit) EEPROM MCM FEATURES DESCRIPTION: 79C0408. Logic Diagram

K9XXG08XXM INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

69F Megabit (16M x 8-Bit) Flash Memory Module FEATURES: DESCRIPTION: Logic Diagram (1 of 4 Die)

Comparing Toshiba TC58NVG1S3E with Macronix MX30LF2G18AC

K9XXG08UXB INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

W29N08GV W29N08GV NAND FLASH MEMORY. 2 chip stack 8G-Bit. Release Date: August 26 th Revision A

Both flash device families have similar features and functions as shown in Table 2-1.

K9F2G08UXA INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

4Gb D-die NAND Flash SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

F20 64Gb MLC NAND Flash Memory Legacy TSOP

TH58NVG3S0HTAI0 8 GBIT (1G 8 BIT) CMOS NAND E 2 PROM DESCRIPTION FEATURES C TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

2Gb C-die NAND Flash SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

AT28C16. 16K (2K x 8) CMOS E 2 PROM. Features. Description. Pin Configurations

79C Megabit (512K x 40-Bit) EEPROM MCM FEATURES: DESCRIPTION: Logic Diagram. 512k x 40-bit EEPROM MCM

2. General Features The two devices have a different page size and block size. Feature differences are highlighted in Bold Italic type in Table 2-1.

Migrating from MX30LF1G08AA to MX30LF1GE8AB

79LV2040B. 20 Megabit (512K x 40-Bit) Low Low Voltage EEPROM MCM. Memory FEATURES: DESCRIPTION: Logic Diagram

TH58NVG5S0FTA20 32 GBIT (4G 8 BIT) CMOS NAND E 2 PROM DESCRIPTION FEATURES C TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

128Kx8 CMOS MONOLITHIC EEPROM SMD

1 Gbit, 2 Gbit, 4 Gbit SLC NAND Flash for Embedded

28LV Megabit (128K x 8-Bit) EEPROM. Memory DESCRIPTION: FEATURES: 28LV011. Logic Diagram

79LV Megabit (512K x 40-Bit) Low Low Voltage EEPROM MCM. Memory DESCRIPTION: FEATURES: Logic Diagram

Spansion SLC NAND Flash Memory for Embedded

TC58NYG1S3HBAI4 2 GBIT (256M 8 BIT) CMOS NAND E 2 PROM DESCRIPTION. FEATURES Organization x8 Memory cell array K 8 Register C

FEATURES. Single Power Supply Operation - Low voltage range: 2.70 V V

TC58NYG2S3EBAI5 4 GBIT (512M 8 BIT) CMOS NAND E 2 PROM DESCRIPTION FEATURES TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

48SD Mb SDRAM 16-Meg X 4-Bit X 4-Banks FEATURES: DESCRIPTION: Logic Diagram (One Amplifier)

WINTEC I. DESCRIPTION: III. TIMING

UMSDXXXGBP Micro-SD 3.0 Memory Card Specification

512Mb SLC SPI-NAND Flash Specification. (Preliminary)

IS37SML01G1 IS38SML01G1

Migrating from MX60LF8G28AB to MX60LF8G18AC

2-Megabit (256K x 8) 5-volt Only CMOS Flash Memory AT29C020. Features. Description. Pin Configurations

TC58NVG3S0FTAI0 8 GBIT (1G 8 BIT) CMOS NAND E 2 PROM DESCRIPTION FEATURES C TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

Migrating from MX30LF1G08AA to MX30LF1G18AC

Spansion SLC NAND Flash Memory for Embedded

97SD Gb SDRAM 8-Meg X 40-Bit X 4-Banks FEATURES: DESCRIPTION: Logic Diagram (One Amplifier)

4Mbit, 512KX8 5V Flash Memory (Monolithic)

SmartMedia TM K9S6408V0C/B. Document Title SmartMedia TM Card Revision History. Revision No. Remark. Draft Date. History 0.0.

1 Gb, 2 Gb, 4 Gb, 3 V, 4-bit ECC, SLC NAND Flash Memory for Embedded

Migrating from MX30LF2G(4G)28AB to MX30LF2G(4G)18AC

EN27LN1G08 EN27LN1G08. 1 Gigabit (128 Mx 8), 3.3 V NAND Flash Memory. Features

ONFI Standards and What They Mean to Designers

White Electronic Designs

1. In addition, explain WE function in pin description - The WE must be held high when outputs are activated.

EN27LN2G08 EN27LN2G08. 2 Gigabit (256M x 8), 3.3 V NAND Flash Memory. Features

AT28C K (32K x 8) Paged CMOS E 2 PROM. Features. Description. Pin Configurations

64Mbit, 2MX32 3V Flash Memory Module

Micro-SD 3.0 Memory Card. Specification Non-UHS

LP621024E-I Series 128K X 8 BIT CMOS SRAM. Document Title 128K X 8 BIT CMOS SRAM. Revision History. AMIC Technology, Corp.

LY68L M Bits Serial Pseudo-SRAM with SPI and QPI

K9F5608X0D INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

Preliminary FLASH MEMORY

K9F1208X0C INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

AT29C K (32K x 8) 5-volt Only CMOS Flash Memory. Features. Description. Pin Configurations

ESMT. F59L1G81A Flash 1 Gbit (128M x 8) 3.3V NAND Flash Memory FEATURES ORDERING INFORMATION GENERAL DESCRIPTION

command sequences as shown in Figure X16 TSOP1 pin is changed. : #36 pin is changed from VccQ to N.C. Feb. 15th 2002

AS6C K X 8 BIT LOW POWER CMOS SRAM

AS6C6264 8K X 8 BIT LOW POWER CMOS SRAM REVISION HISTORY. Feb

Rev. No. History Issue Date Remark

Transcription:

Module FEATURES: High density 12 Gb or 24 Gb Based on 4 Gb x8 NAND flash die Supports higher speed designs with less capacitance/fewer I/O's to drive NAND Flash Interface Single Level Cell (SLC) Technology ONFI 1.0 Compliant Operating Voltage VCC 3.0-3.6V Page Size 2112 bytes (2048 + 64 spare bytes). Includes internal BCH correction algorithms (4 bit correction per 528 bytes) Features High reliability data storage for demanding space applications Ceramic hermetic package with built-in TID shielding Three separate flash memory banks, supports TMR error correction Class E, I, H or K Speed Asynch: Up to asynch timing mode 5 (50MT/sec) Temperature Range -55 ⁰C to 125⁰C Endurance 100,000 cycles DESCRIPTION: DDC s 12 Gb and 24 Gb high density NAND flash features a x24 wide bus, which can also be used to TMR three banks of 4 Gb x8 NAND flash die. This NAND flash uses Single-Level Cell (SLC) NAND technology. Storing 1 bit of data per memory cell, SLC NAND offers fast read and write capabilities and boot times, excellent endurance and reliability, and has on-die ECC algorithms enabling advanced security features and data corruption protection. DDC s patented RAD-PAK packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding, while providing the required radiation shielding for a lifetime in orbit or space mission. RAD-PAK provides a greater than 100 krads(si) total dose tolerance, depending on space mission. This product is available with screening up to DDC Microelectronics self-defined Class K.

Supported Commands: Reset FFh - Get Features EEh - Set Features EFh - Read Status 70h - Read Status Enchanced (Multi-LUN) 78h - Random Read Data 05h E0h Change Read Column Enhanced 06h E0h Random Data Input 85h - Read Mode 00h - Read Page 00h 30h Read Page Interleaved 00h 00h, 30h Read Page Cache Sequential * 31h - Read Page Cache Random * 00h 31h Read Page Cache Last * 3Fh - Program Page 80h 10h Program Page Interleaved 80h 11h-85h,10h Program Page Cache * 80h 15h Erase Block 60h D0h Erase Block Interleaved 60h D1h Copyback Read 00h 35h Copyback Program 85h 10h Copyback Program Interleaved 85h 11h Read Unique ID EDh - Read Parameter Page ECh - Read ID 90h - * These commands supported with internal ECC disabled Not Supported Non-sequential page programming 16 bit data bus width per Target/LUN Extended ECC Synchronous Mode: clock stopped for data input 10.07.15 Rev 1 All data sheets are subject to change without notice 2

Array Organization Cycle DQ7 DQ6 DQ5 DQ4 DQ3 DQ2 DQ1 DQ0 First CA7 CA6 CA5 CA4 CA3 CA2 CA1 CA0 Second L L L L CA11 CA10 CA9 CA8 Third BA7 BA6 PA5 PA4 PA3 PA2 PA1 PA0 Fourth BA15 BA14 BA13 BA12 BA11 BA10 BA9 BA8 Fifth L L L L L LUN/BA18 BA17 BA16 CA[n] = Column Address PA[n] = Page Address BA[n] = Bank Address LUN = Logical Unit Address Row Address = LUN, Bank, Page Address BA[6] = Plane Select Column Addresses above 2111 are invalid (page size = 2048 + 64) Memory Organization Bytes per page: 2048 Spare ECC bytes per page: 64 Pages per block: 64 Blocks per LUN: 4096 LUNs per chip enable: 2 Column address cycles: 2 Row address cycles: 3 Bits per cell: 1 Programs per page: 4 Number of bits ECC required: 1 (for 512 Bytes) Number of interleave address bits: 1 10.07.15 Rev 1 All data sheets are subject to change without notice 3

Package Organization 12Gb x 24 Architecture Independent 8 bit buses per package: 3 DQ[7-0]-1 CE#-1 Targets per 8 bit bus: 1 WE-1#/CLK-1 LUNS per Target: DQS-1 (1 die per 8 bit bus) (3 die per package) DQ[7-0]-2 CE#-2 WE#-2/CLK-2 DQS-2 DQ[7-0]-3 Shared CE#-3 WE#-3/CLK-3 DQS-3 ALE RE#, W/R# CLE WP# RB# 10.07.15 Rev 1 All data sheets are subject to change without notice 4

Package Organization 24Gb x 24 Architecture Independent 8 bit buses per package: 3 DQ[7-0]-1 CE#-1 Targets per 8 bit bus: 1 WE-1#/CLK-1 LUNS per Target: 2 DQS-1 (2 die per 8 bit bus) (6 die per package) DQ[7-0]-2 CE#-2 WE#-2/CLK-2 DQS-2 DQ[7-0]-3 CE#-3 WE#-3/CLK-3 DQS-3 Shared ALE RE#, W/R# CLE WP# RB# 10.07.15 Rev 1 All data sheets are subject to change without notice 5

DC Characteristics (VCC = 3.0 to 3.6V, TC = -55 to +125 ⁰C) Subgroup ( 1,2,3) Description Symbol Condition Min Max Units VCC Active Read array current (per die) ICC1_A trc = trc min; CE#=VIL; Iout = 0mA - 35 ma VCC Program array Current (per die) ICC2_A - 35 ma VCC Active Erase Current (per die) ICC3_A - 35 ma Icc Standby ( TTL) (per die) ISB1H CE# = VIH - 1000 ua Icc Standby (CMOS) (per die) ISB2 CE# = VCC-0.2V - 100 ua Individual Input leakage current, (per die), Note 2 ILL VIN = 0V to V CC -10000 10000 na Individual Output leakage current, (per die) OLL VIN = 0V to V CC -10000 10000 na Input high voltage VIH 0.8 x V CC V CC +.3V V Input low voltage, all inputs VIL -.3V 0.2 x V CC V Output Voltage, min limit is for VCC= 3V(note 1) VOH IOH = -400uA 0.67 x V CC - V Output Voltage, max limit is for VCC= 3V (note 1) VOL IOH = 2.1mA - 400 mv Output low current, (note 2) IOL_RB0 VOL = 0.4V 8 - ma Note 1: Limits valid for full drive strength Note 2: RE,CLE,ALE,WE0,WE1,WE2,CE0,CE1,CE2,WP AC Characteristics Command (VCC = 3.0 to 3.6V, TC = -55 to +125 ⁰C) Subgroup ( 9, 10, 11) Description Symbol Min Max Units ALE to data start tadl 70 - ns ALE hold time talh 5 - ns ALE setup time tals 10 - ns CE# hold time tch 5 - ns CLE hold time tclh 5 - ns CLE setup time tcls 10 - ns CE# setup time tcs 15 - ns Data hold time tdh 5 - ns Data setup time tds 7 - ns WRITE cycle time twc 20 - ns WE# pulse width HIGH twh 7 - ns WE# pulse width twp 10 - ns WP# transition to WE# LOW (note 2) tww 100 - ns Note 1: Test Condition, not measured. Note 2: Not Tested 10.07.15 Rev 1 All data sheets are subject to change without notice 6

AC Characteristics Data (VCC = 3.0 to 3.6V, TC = -55 to +125 ⁰C) Subgroup ( 9, 10, 11) Description Symbol Min Max Units ALE to RE# delay tar 10 - ns CE# access time tcea - 25 ns CE# HIGH to output High -Z tchz - 50 ns CLE to RE# delay tclr 10 - ns CE# HIGH to output hold tcoh 15 - ns Output High-Z to RE# LOW (note 2) tir 0 - ns READ cycle time (note 1) trc 20 - ns RE# access time trea - 16 ns RE# HIGH hold time treh 7 - ns RE# HIGH to output hold trhoh 15 - ns RE# HIGH to WE# LOW trhw 100 - ns RE# HIGH to output High-Z trhz - 100 ns RE# LOW to output hold trloh 5 - ns RE# pulse width trp 10 - ns Ready to RE# LOW trr 20 - ns Reset time (READ) measured, (PROGRAM/ERASE) note 1 trst - 5/10/100 us WE# HIGH to busy twb - 100 ns WE# HIGH to RE# LOW twhr 60 - ns Note 1: Test Condition, not measured. Note 2: Not Tested Note 3: All timing parameters may need to be relaxed if I/O strength is not set to full Program Erase Characteristics (VCC = 3.0 to 3.6V, TC = -55 to +125 ⁰C) Subgroup ( 9, 10, 11) Description Symbol Min Max Units Number of partial-page programs (note 2) NOP - 4 cycles Erase block operation time tbers - 3000 us Busy time for program cache operation tcbsy - 600 us Cache read busy time (note 1) trcbsy - 25 us Busy time for SET/GET FEATURES operations tfeat - 1 us Program page operation time no ECC tprog - 600 us Program page operation time with ECC enabled tprog_ecc - 600 us Data transfer from Flash array to data register, ECC disabled tr - 25 us Data transfer from Flash array to data register, ECC enabled tr_ecc - 70 us Busy time for TWO-PLANE PROGRAM PAGE or TWO-PLANE BLOCK ERASE (note 1) tdbsy - 1 us Note 1: Test Condition, not measured. Note 2: Not Tested 10.07.15 Rev 1 All data sheets are subject to change without notice 7

Absolute Maximum Ratings Description Symbol Min Typical Max Units Voltage Input VIN -0.6-4.6 V VCC Supply voltage VCC -0.6-4.6 V Storage temperature TSTG -65-150 C Weight RP LID W - 19 - grams Weight RT LID W - 15 - grams Tjc Tjc - 0.69 - C/W Operating Conditions Description Symbol Min Max Units Temperature Trng -55 125 C VCC VCC 3.0 3.6 V Valid Blocks Description Symbol Min Max Units Valid Blocks -Beginning of Life NVB 4076 - Blocks ECC for Block 0; bit errors per 528 bytes - 1 bit errors per 528 B ECC for Blocks >0; bit errors per 528 bytes - 2 bit errors per 528 B Delta Parameters Description Symbol Delta Change VCC Active Read array current (per die) ICC1_A 10% of DS limit VCC Program array Current (per die) ICC2_A 10% of DS limit VCC Active Erase Current (per die) ICC3_A 10% of DS limit Icc Standby (TTL) (Six Die) ISB1H 10% of DS limit Icc Standby (CMOS) (six die) ISB2 10% of DS limit 10.07.15 Rev 1 All data sheets are subject to change without notice 8

10.07.15 Rev 1 All data sheets are subject to change without notice 9

Pinout Description Pin # Pin # Description VCC 1 70 VCC VSS 2 69 VSS CLE 3 68 DQ16 CE#-1 4 67 DQ17 CE#-2 5 66 DQ18 CE#-3 6 65 DQ19 VCC 7 64 VCC VSS 8 63 VSS WE#-1 9 62 DQ20 RB# 10 61 DQ21 WE#-2 11 60 DQ22 VCC 12 59 DQ23 VSS 13 58 VCC WE#-3 14 57 VSS RE# 15 56 NC ALE 16 55 VCC VCC 17 54 VSS VSS 18 53 WP# DNC 19 52 NC VCC 20 51 VCC VSS 21 50 VSS DQ7 22 49 DQ15 DQ6 23 48 DQ14 DQ5 24 47 DQ13 DQ4 25 46 DQ12 VCC 26 45 VCC VSS 27 44 VSS DQ3 28 43 DQ11 DQ2 29 42 DQ10 DQ1 30 41 DQ9 DQ0 31 40 DQ8 VCC 32 39 VCC VSS 33 38 VSS VCC 34 37 VCC VSS 35 36 VSS Three 8 bit buses; Each with its own CS[0-2], DQS[0-2] & WE#CLK[0-2] Three chip selects for 6 die using Multi-LUN operation. All other control signals are shared; CLE, RB#, RE#-W/R#,ALE & WP# VCCQ and VSSQ are not separated from VCC and VSS 10.07.15 Rev 1 All data sheets are subject to change without notice 10

Feature Summary Description 4Gb die ONFI 1.0, 2.0, 2.1, 2.2 1.0 Interleaved read operations Odd to even page copyback No Interleaved Program and erase operations Non-sequential page programming No Multiple LUN operations 16 bit data bus width per LUN No READ UNIQE ID COPYBACK READ STATUS ENHANCED GET FEATURES & SET FEATURES Read cache commands PROGRAM PAGE CACHE Number of data bytes per page 2048 Number of spare bytes per page 64 Number of bytes per partial page 512 Number of spare bytes per partial page 16 Number of pages per block 64 Number of blocks per LUN 4096 Number of LUNs per chip enable 2 Number of address cycles Column address cycles 2 Row address cycles 3 Number of bits per cell 1 Bad blocks maximum per LUN 80 Block endurance 100000 Guaranteed valid blocks at beginning 1 Block endurance for guaranteed valid blocks 0 Number of programs per page 4 Number of bits ECC correctability 4 Number of interleaved address bits 1 Interleaved address restrictions for cache operations Interleaved program cache support Interleaved block address restrictions No Overlapped/concurrent interleaving No I/O pin typical capacitance per target 20 pf/ 10pf tprog Typical (Page Program) 600 us tbers Typical (Block Erase) 3 ms tr max (Page Read) 25 us Input pin capacitance, typical 10 pf 10.07.15 Rev 1 All data sheets are subject to change without notice 11

Product Ordering Options 69F XXG 24 XX F X Screening Flow: K = DDC Microelectronics Class K H = DDC Microelectronics Class H I = Industrial (testing at -55 C, +25 C, +125 C) E = Engineering (testing at +25 C) Package: F = Flat Pack Radiation Feature: RP = RAD-PAK Package Shielding RT = Kovar Lid Data Width: 24 = 24 bits wide Total Gbits: 12 = 12 Gb 24 = 24 Gb Base Product Nomenclature: 3.3V by 24 NAND FLASH SLC 10.07.15 Rev 1 All data sheets are subject to change without notice 12