Analog and Telecommunication Electronics

Similar documents
Analog and Telecommunication Electronics

Analog and Telecommunication Electronics

Analog and Telecommunication Electronics

SIDDHARTH GROUP OF INSTITUTIONS :: PUTTUR (AUTONOMOUS) Siddharth Nagar, Narayanavanam Road QUESTION BANK (DESCRIPTIVE) UNIT I

RAJIV GANDHI COLLEGE OF ENGINEERING AND TECHNOLOGY DEPARTMENT OF ECE QUESTION BANK- EDC SEMESTER - III UNIT I : SEMICONDUCTOR DIODS PART A

RAJIV GANDHI COLLEGE OF ENGINEERING AND TECHNOLOGY

Latch-Up. Parasitic Bipolar Transistors

Page 1 ATLCE - G2 17/06/2013. Analog and Telecommunication Electronics 2013 DDC 1. Politecnico di Torino - ICT School

Power IC 용 ESD 보호기술. 구용서 ( Yong-Seo Koo ) Electronic Engineering Dankook University, Korea

ESD 충북대학교 전자정보대학 김영석

Understanding Solid-state relays

Modeling of High Voltage Devices for ESD Event Simulation in SPICE

Single Channel Protector in a SOT-23 Package and a MSOP Package ADG465

ESD Protection Circuits: Basics to nano-metric ASICs

TABLE OF CONTENTS 1.0 PURPOSE INTRODUCTION ESD CHECKS THROUGHOUT IC DESIGN FLOW... 2

Super E-Line Applications in Automotive Electronics Replacement of Large Packaged Transistors with an Enhanced TO92 Product David Bradbury

ESD Protection Design With Low-Capacitance Consideration for High-Speed/High- Frequency I/O Interfaces in Integrated Circuits

NPN GENERAL PURPOSE AMPLIFIER TRANSISTORS SURFACE MOUNT MAXIMUM RATINGS (TA = 25 C) DEVICE MARKING THERMAL CHARACTERISTICS

Introduction to ICs and Transistor Fundamentals

ELE 455/555 Computer System Engineering. Section 1 Review and Foundations Class 3 Technology

DEI1600 SURGE BLOCKING MODULE (SBM)

Fundamentals of Thyristor Overvoltage Circuit Protection

Data Sheet IHD 260/660 Dual Channel SCALE IGBT Driver Core

TD62384APG,TD62384AFG TD62385APG,TD62385AFG

MP5013A 5 V, 5 A Programmable Current-Limit Switch with Over-Voltage Clamp and Slew-Rate Control in TSOT23-8

SEMESTER-2 (SYLLABUS)

ESD Protection Device Simulation and Design

Integrated Simulation Solution for Advanced Power Devices

MP5013E 5V, 2A, Programmable Current- Limit Switch with Over-Voltage Clamp and Slew Rate Control in a TSOT23-8

Multi-function Tester (TC-V2.12k)

Lecture 20: Package, Power, and I/O

ESD Protection Design for Mixed-Voltage I/O Interfaces -- Overview

HM9708 HM9708. Battery-Powered Equipment Motherboard USB Power Switch USB Device Power Switch Hot-Plug Power Supplies Battery-Charger Circuits DC+ VIN

TD62382AP,TD62382AF TD62382AP/AF 8CH LOW INPUT ACTIVE SINK DRIVER FEATURES PIN CONNECTION (TOP VIEW) SCHEMATICS (EACH DRIVER)

Digital Fundamentals. Integrated Circuit Technologies

MP5007 5V, 1A- 5A Programmable Current Limit Switch

High-side Power Distribution Switch NCT3521U

SAMPLE. MOVs are sometimes referred

TD62M8600FG TD62M8600FG 8CH LOW SATURATION VOLTAGE SOURCE DRIVER FEATURES SCHEMATICS PIN CONNECTION (TOP VIEW)

11 Patent Number: 5,519,242 Avery 45) Date of Patent: May 21, 1996

Lecture 4a. CMOS Fabrication, Layout and Simulation. R. Saleh Dept. of ECE University of British Columbia

ESD Protection Structure with Inductor-Triggered SCR for RF Applications in 65-nm CMOS Process

Lecture (05) PN Diode. Special Purpose diodes

B.Sc. (Computer Science) (Part 1) EXAMINATION, 2009 COMPUTER PROGRAMMING FUNDAMENTAL

ANNA UNIVERSITY QB ( )

HL2430/2432/2434/2436

MIC2544A/2548A. General Description. Features. Applications. Typical Application. Programmable Current Limit High-Side Switch

Chapter 2 On-Chip Protection Solution for Radio Frequency Integrated Circuits in Standard CMOS Process

UNIVERSITY OF CALIFORNIA College of Engineering Department of Electrical Engineering and Computer Sciences

SPECIAL-PURPOSE DIODES. Dr. Paulraj M P, Associate Professor, Blok A, School of Mechatronic Engineering

Multi-function Tester (TC-V2.12k)

Application Note AN-1163

HF81 X Capacitor Bleeder

The project for the course is described in detail on the course website. A rich source of information about other projects is available here:

Prepared by: Jim Lepkowski ON Semiconductor

AZC002-02N Low Capacitance ESD Protection Array For High Speed Data Interfaces Features IEC (ESD) ±15kV (air), ±8kV (contact)

Type Version Ordering Code Package PEB 2025-N V 1.5 Q67100-H6300 P-LCC-28-R (SMD) PEB 2025-P V 1.5 Q67100-H6241 P-DIP-22

Smart Inrush Current Limiter Enables Higher Efficiency In AC-DC Converters

Overvoltage Protection in Automotive Systems

Analog and Telecommunication Electronics

UNIT II SPECIAL SEMICONDUCTOR DEVICES

Low cost, 3 Step Dimming Control, Linear AC LED Driver. Features. Applications. Fig. 1 Typical application with 3 Step dimming

QUICK START GUIDE FOR DEMONSTRATION CIRCUIT DC1059A DUAL IDEAL DIODE POWERPATH TM DEMOBOARD

MICRO BURN IN PRODUCTS LISTED IN MODEL NUMBER ORDER FOLLOWED BY A BRIEF DESCRIPTION

Electronic Devices. Special Purpose Diodes. Chapter Three. Dr. Hisham Alrawashdeh

ΔΙΑΛΕΞΗ 5: FPGA Programming Technologies (aka: how to connect/disconnect wires/gates)

Bi-CMOS LSI PC and Server Fan Motor Driver

Parameter Symbol Conditions Ratings Unit

Zener Diode & Special Purpose Diodes

IEC (EFT) 40A

DEI1604 SURGE BlOCKING MODULE (SBM)

Methodology on Extracting Compact Layout Rules for Latchup Prevention in Deep-Submicron Bulk CMOS Technology

SUBJECT: Recommended mounted & precaution for RD07&RD02 series with SLP package

The PCI Series. Precise power control for complex SCR applications. Phase Angle Fired SCR Power Controls AMPS VAC

VCC -0.3 ~ 7 V. Maximum input voltage CP, CN, SHD, VOUT -0.3 ~ 7 V Power dissipation Pd 675 (*1) mw Operating temperature range

Laboratory 15. Practical Advice for Microcontroller-based Design Projects.

MC74C Digit BCD Display Controller/Driver. General Description. Ordering Code: Connection Diagram. Features. Version 1.0

Low Current, High Performance NPN Silicon Bipolar Transistor. Technical Data AT AT-32033

ECE 261: Full Custom VLSI Design

S.V.UNIVERSITY, TIRUPATI B.Sc- ELECTRONICS-SYLLABUS SEMESTER: II W.E.F PAPER 2 ELECTRONIC DEVICES&CIRCUITS

CHAPTER 5. Voltage Regulator

PT V Single coil Hall Driver IC with FG output

HF81 X Capacitor Bleeder

BIPOLAR ANALOG INTEGRATED CIRCUIT

STBC ma standalone linear Li-Ion battery charger with thermal regulation. Description. Features. Applications

White Paper. AC Surge Protection. Evaluation of Series Element Surge Protective Device for Protection of Electronic Equipment and Systems

General Purpose, Low Noise NPN Silicon Bipolar Transistor. Technical Data AT AT-41533

AZC002-04S Low Capacitance ESD Protection Array For High Speed Data Interfaces Features IEC (ESD) ±15kV (air), ±8kV (contact)

Bootstrap Circuitry Selection for Half-Bridge Configurations

VMIVME bit High-Voltage Digital Input and/or Output Board with P2 I/O and Built-in-Test FUNCTIONAL CHARACTERISTICS

Texas Instruments Solution for Undershoot Protection for Bus Switches

Electromagnetic Compatibility ( EMC )

UOTFT: Universal Organic TFT Model for Circuit Design

MOS FET Relay. Ordering Information. Application Examples G3VM- XN(F)/4N(F)

RClamp TM 0504M RailClamp Low Capacitance TVS Diode Array PRELIMINARY Features

AZC099-04S 4 IEC (ESD)

TYPICAL APPLICATIO. LT1641-1/LT Positive High Voltage Hot Swap Controllers DESCRIPTIO FEATURES APPLICATIO S

TSH181 General Purpose Hall Effect Latch

SP724 Series 3pF 8kV Rail Clamp Array

INTERNATIONAL STANDARD

Transcription:

Politecnico di Torino - ICT School Analog and Telecommunication Electronics F2 Active power devices»mos»bjt» IGBT, TRIAC» Safe Operating Area» Thermal analysis 23/05/2014-1 ATLCE - F2-2014 DDC 2014 DDC 1

Lesson F2: active power devices Device structure, models, parameters MOS BJT Other devices: IGBT, SCR, TRIAC Operating limits Safe Operating Area Power dissipation Thermal analysis References: Any text on electronic devices and basic circuits 23/05/2014-2 ATLCE - F2-2014 DDC 2014 DDC 2

Power BJT devices Fundamental relation: Ic= β Ib Most relevant parameters for power applications: Vcebr C-E breakdown voltage Icmax max collector current β current gain (lower with high currents) Vcesat C-E voltage drop in saturation I c Thermal parameters» Max power, Thermal resistance Use vertical technology More current in the same area (higher density) I b V be V ce 23/05/2014-3 ATLCE - F2-2014 DDC 2014 DDC 3

Vertical power BJT structure Low doping in base region Wide depletion layer, high brk voltage Low current gain (5 20) High transit time Ft < 10 MHz B E n p 10^16 n 10^14 Primary breakdown Avalanche in the BC junction Secondary breakdown High current in small area (same problem as diodes)» Multiple small devices with current sharing Critical region is near saturation: High current, voltage drop high power dissipation Need to get deep saturation (problem: low β) n+ 10^19 C 23/05/2014-4 ATLCE - F2-2014 DDC 2014 DDC 4

BJT models Ebers-Moll model for BJT Simplified models (active region) BE diode + Ic source Ic = β Ib Linear models» Hybrid»Gm» 23/05/2014-5 ATLCE - F2-2014 DDC 2014 DDC 5

Switch or amplifier? Use as amplifier Active region Use as switch ON Saturation Use as switch OFF Cutoff 23/05/2014-6 ATLCE - F2-2014 DDC 2014 DDC 6

BJT as a switch Operating points are on the load line 23/05/2014-7 ATLCE - F2-2014 DDC 2014 DDC 7

BJT operation The current gain β decreases for high currents Need significant driving power Operation is based on minority carriers Slowdynamic behavior Temperature dependence To increase BVceo, base region long and lightly doped Higher ε Reduced E field Higher recombination probability Lower current gain High voltage devices have low current gain 23/05/2014-8 ATLCE - F2-2014 DDC 2014 DDC 8

Saturation model for BJT V source Vcesat (0.1 V) Series resistor Rcesat (few ohms) Lower Vcesat with C-E inversion (lower β) 23/05/2014-9 ATLCE - F2-2014 DDC 2014 DDC 9

Critical saturation parameters Low current gain (5 20) Critical region: Near saturation, high Ic, residual Vce High power dissipation Design solution Guarantee deep saturation (high Ib drive) Use Darlington (or similar) connections» Higher current gain (and Vbe!)» Single integrated structure» Npn-npn» Npn-pnp 23/05/2014-10 ATLCE - F2-2014 DDC 2014 DDC 10

Cutoff model for BJT Ib = 0 Ic = 0 (ideal) BC junction leakage current: Icbo If base open, enters as Ib, causing Iceo = β Icbo Iceo causes power dissipation Temperature rise higher leakage current further temperature rise Thermal runaway Steer Icbo away from Base R to GND Reverse bias BE (without breakdown!) Avoid high current density areas (hot spot) Multiple devices, with current partition 23/05/2014-11 ATLCE - F2-2014 DDC 2014 DDC 11

Power MOS-FET Planar structure Low power devices Current and breakdown voltage ratings function of the channel W & L. Curr. flow Vertical structure Voltage rating function of doping and thickness of N-epitaxial layer (vertical) Current rating is a function of the channel W & L A vertical structure can sustain both high V & I 23/05/2014-12 ATLCE - F2-2014 DDC 2014 DDC 12

MOS-FET parasitics The vertical structure creates a pn junction from body (S) to substrate (D) S G D Current can always flow from S to D A 1-quadrant switch 4-quadrant requires at least two MOS 23/05/2014-13 ATLCE - F2-2014 DDC 2014 DDC 13

MOS-FET parasitics The vertical structure creates also a parasitic BJT D G S 23/05/2014-14 ATLCE - F2-2014 DDC 2014 DDC 14

MOS-FET parameters Basic parameters: Vdsbr D-S Breakdown voltage Idmax Max Drain current Vgsth Threshold voltage Rdson ON equivalent resistance Qg total charge injected into the Gate (for a given Vgs) Pd max power dissipation A power transistor may consist of several cells (thousands) Power MOS DMOS,. (double-diffused metal oxide semiconductor) Power MOSFETs are made using this technology 23/05/2014-15 ATLCE - F2-2014 DDC 2014 DDC 15

MOS-FET model Model depends on operating point Low Vgs (subthreshold):» Exponential Medium Vgs:» Square law High Vgs:» linear Figure 14.36 Typical i D v GS characteristic for a power MOSFET. 23/05/2014-16 ATLCE - F2-2014 DDC 2014 DDC 16

MOS-FET output characteristic Warning! Saturation in MOS has a different meaning (called active region in BJT) 23/05/2014-17 ATLCE - F2-2014 DDC 2014 DDC 17

MOS-FET switching models ON: Equivalent resistance Ron OFF: Leakage current Ioff Dynamic GS capacitance DS capacitance Parasitic towards substrate 23/05/2014-18 ATLCE - F2-2014 DDC 2014 DDC 18

MOS-FET gate charge Before threshold (Vth): Id = 0 Charge Cgs Active region Id > 0 Voltage gain G to D Miller effect on Cgd capacitance multiply Saturation Charge Cgd Verify in lab experiment 23/05/2014-19 ATLCE - F2-2014 DDC 2014 DDC 19

MOS-FET vs BJT MOS-FET use majority carriers High switching speed Reduced temperature dependence MOSFET use simpler driving circuit The Gate represents a plate of a capacitor (towards GND); no current after first charging step, but Fast switching circuits able to drive a high-capacitance load ON state BJT modeled as Vcesat (+Ron) MOS modeled as Ron OFF state: both modeled as current source (leakage) 23/05/2014-20 ATLCE - F2-2014 DDC 2014 DDC 20

Four-layer devices Transistors have limitations in switching high currents at high voltages Other devices are specifically designed for such applications: four-layer devices Specific physical structure Can be used only as switches (not for linear amplifiers) A great deal in common with bipolar transistors SCR/Tyristor TRIAC/DIAC 23/05/2014-21 ATLCE - F2-2014 DDC 2014 DDC 21

4-layer device operation Circuit with two interconnected BJTs Turning on T2 provides Ic2 as Ib1 to T1, and Ic1 as Ib2. Both devices conducts until the current goes to zero. The two BJTs can be built as a single 4-layer device Tyristor or Silicon Controlled Rectifier (SCR) 23/05/2014-22 ATLCE - F2-2014 DDC 2014 DDC 22

SCR in CMOS logic circuits SCR structure intrinsic in CMOS ICs Responsible for latch up Triggered by Input levels out of GND-Vcc range High energy particles pmosfet nmosfet V G DD G S D D S V SS p+ p+ n+ n+ n+ p+ n-substrate T1 p-well T2 23/05/2014-23 ATLCE - F2-2014 DDC 2014 DDC 23

The thyristor Four-layer device with a pnpn structure Three terminals: anode, cathode and gate Gate is the control input. Power flow between Anode and Cathode 23/05/2014-24 ATLCE - F2-2014 DDC 2014 DDC 24

Thyristor in AC power control Triggered ON by a pulse on the Gate Stays ON as long as V > 0 (remainder of the half cycle) Returns OFF when V = 0 Varying firing time changes output power Single-wave allows control from 0 50% of full power 23/05/2014-25 ATLCE - F2-2014 DDC 2014 DDC 25

The Triac and the Diac A bidirectional thyristor Allows full-wave control using a single device Often used with a diac: bidirectional trigger diode to produce the gate drive pulses The DIAC breaks down at a particular voltage and fires the triac 23/05/2014-26 ATLCE - F2-2014 DDC 2014 DDC 26

A simple lamp-dimmer using a triac Current pulse to fire the Triac Phase shift network. Provides trigger voltage for Diac 23/05/2014-27 ATLCE - F2-2014 DDC 2014 DDC 27

IGBT The Insulated Gate Bipolar Transistor or IGBT combines bipolar and MOS devices MOSFET gate-drive + high Ic and low Vcesat of BJT isolated gate FET for the control input, bipolar power transistor as a switch, in a single device combines high efficiency and fast switching. Used in medium- to high-power applications switching power supply, motor control, induction heating, Large IGBT modules (many devices in parallel), can handle» high current k 100 A» High voltages k 1000 V. 23/05/2014-28 ATLCE - F2-2014 DDC 2014 DDC 28

IGBT structure 23/05/2014-29 ATLCE - F2-2014 DDC 2014 DDC 29

IGBT characteristic 23/05/2014-30 ATLCE - F2-2014 DDC 2014 DDC 30

Lesson F2: active power devices Device structure, models, parameters MOS BJT Operating regions Other devices: IGBT, SCR, TRIAC Operating limits Safe Operating Area Power dissipation Thermal model 23/05/2014-31 ATLCE - F2-2014 DDC 2014 DDC 31

Operating limits (any device) Breakdown voltage If higher, insulating layers are broken Max current If higher, wires or conducting paths can melt Max power Power dissipation causes temperature rise (see max temp.) Max temperature Doping distribution is modified changes in parameters Silicon or metal can melt Special application parameters Radiation in space,. 23/05/2014-32 ATLCE - F2-2014 DDC 2014 DDC 32

Safe Operating Area Any electronic devices can handle limited power, voltage, current For active devices, the region of acceptable V,I is the Safe Operating Area (SOA), defined by Powerlimit (V x I > Pdmax)» Excess power cause temperature rise, with melting» Secondary breakdown: local heating and thermal runaway Voltage (V < Vbrk)» Excess voltage causes breakdown and insulator perforation Current (I < Imax)» Excess current cause heating and metal evaporation 23/05/2014-33 ATLCE - F2-2014 DDC 2014 DDC 33

Safe Operating Area boundaries (BJT) Too high current Too high V x I (power) - not uniform current flow - high local power dissipation Active & Safe Operating Area (SOA) Too high voltage 23/05/2014-34 ATLCE - F2-2014 DDC 2014 DDC 34

SOA for BJT (TIP31) Includes dynamic behavior Pdmax depends on pulse Duty Cycle Log axis I x V = K (straight line) V CE = 5V Saturation not in this diagram 23/05/2014-35 ATLCE - F2-2014 DDC 2014 DDC 35

SOA for MOS (IRF640) Dynamic behavior Log axis No secondary breakdown Id limited by Rds 23/05/2014-36 ATLCE - F2-2014 DDC 2014 DDC 36

Power dissipation All electric devices dissipate a power Pd = V I Power dissipation increases temperature Any device has temperature limits, therefore power limits The effects of power dissipation can be modeled using thermal equivalent circuits Power current Temperature node voltage Heat conduction capability thermal resistance θr ( /W) Diode/MOS/BJT power dissipated on the junctions Heat must be brought outside, through a path including» Junction-case defined by manufacturer» Case-ambient controlled using heat sinks 23/05/2014-37 ATLCE - F2-2014 DDC 2014 DDC 37

Power derating Manufacturers specify Max power dissipation Pdmax Max junction operating temperature Tjmax Power dissipation causes temperature rise Allowed power dissipation decreases with Ta Ta = Tjmax Pd = 0 23/05/2014-38 ATLCE - F2-2014 DDC 2014 DDC 38

Evaluation of temperature rise Electric network model for thermal behaviour Thermal parameter electric model Power Pd current source Temperature T node voltage Heat conduction θ thermal resistance θr ( /W) Electric equivalent circuit Tj Ta = Pd θja 23/05/2014-39 ATLCE - F2-2014 DDC 2014 DDC 39

From junction to ambient The thermal path from junctin to ambient consists of: Junction-Case: θ JC» Thermal resistance defined by the package Case-heatsink: θ CS» Case and fixture Heatsink-ambient: θ SA» Heatsink and operating condition (air flow) Designer can control θ CS and θ SA, and select θ JC 23/05/2014-40 ATLCE - F2-2014 DDC 2014 DDC 40

Thermal specification Power devices specified for No heatsink, Ta specified, Tc? infinite heatsink, Tc = Ta Example datasheet TIP31 23/05/2014-41 ATLCE - F2-2014 DDC 2014 DDC 41

Power BJT datasheet (TIP31) 23/05/2014-42 ATLCE - F2-2014 DDC 2014 DDC 42

Power MOS datasheet IRF640 23/05/2014-43 ATLCE - F2-2014 DDC 2014 DDC 43

Heatsink datasheet example 23/05/2014-44 ATLCE - F2-2014 DDC 2014 DDC 44

Dynamic thermal response 23/05/2014-45 ATLCE - F2-2014 DDC 2014 DDC 45

Lesson F2: summary Describe the structure of BJT and MOS power transistors. Plot output V(I) characteristic of a MOS or BJT power device, and identify the different operating regions. What is secondary breakdown? Draw a model for power BJT. Describe differences between low and high power MOS-FETs. Which parameters defines the boundary of SOA? How can we evaluate the actual temperature of a power semiconductor junction? Define the infinite heatsink concept. 23/05/2014-46 ATLCE - F2-2014 DDC 2014 DDC 46