Basic Concepts COE 205. Computer Organization and Assembly Language Dr. Aiman El-Maleh

Similar documents
IA-32 Architecture COE 205. Computer Organization and Assembly Language. Computer Engineering Department

ECOM 2325 Computer Organization and Assembly Language. Instructor: Ruba A.Salamah INTRODUCTION

Overview of Computer Organization. Outline

Computer Organization

Overview of Computer Organization. Chapter 1 S. Dandamudi

Course Syllabus [1/2]

Computer Organization and Assembly Language. Lab Session 01

Microprocessor. Dr. Rabie A. Ramadan. Al-Azhar University Lecture 1

5 Computer Organization

Computer Fundamentals and Operating System Theory. By Neil Bloomberg Spring 2017

CREATED BY M BILAL & Arslan Ahmad Shaad Visit:

CS429: Computer Organization and Architecture

CS429: Computer Organization and Architecture

Assembly Language. Lecture 2 x86 Processor Architecture

3 Computer Architecture and Assembly Language

machine cycle, the CPU: (a) Fetches an instruction, (b) Decodes the instruction, (c) Executes the instruction, and (d) Stores the result.

Chapter Overview. Assembly Language for Intel-Based Computers, 4 th Edition. Chapter 1: Basic Concepts. Printing this Slide Show

Computer Systems. Binary Representation. Binary Representation. Logical Computation: Boolean Algebra

CMSC 313 COMPUTER ORGANIZATION & ASSEMBLY LANGUAGE PROGRAMMING LECTURE 26, SPRING 2013

Storage Technologies and the Memory Hierarchy

Assembly Language. Lecture 2 - x86 Processor Architecture. Ahmed Sallam

Algorithm Performance Factors. Memory Performance of Algorithms. Processor-Memory Performance Gap. Moore s Law. Program Model of Memory I

The Memory Hierarchy Part I

CS 201 The Memory Hierarchy. Gerson Robboy Portland State University

MARIE: An Introduction to a Simple Computer

CENG3420 Lecture 08: Memory Organization

Lecture 18: Memory Systems. Spring 2018 Jason Tang

CS 33. Memory Hierarchy I. CS33 Intro to Computer Systems XVI 1 Copyright 2016 Thomas W. Doeppner. All rights reserved.

Computer Organization and Assembly Language (CS-506)

Computer Architecture 2/26/01 Lecture #

Computers and Microprocessors. Lecture 34 PHYS3360/AEP3630

CS 261 Fall Mike Lam, Professor. Memory

Contents. Memory System Overview Cache Memory. Internal Memory. Virtual Memory. Memory Hierarchy. Registers In CPU Internal or Main memory

Introduction to CPU Design

The Memory Hierarchy 10/25/16

CC312: Computer Organization

Computer Organization: A Programmer's Perspective

Show how to connect three Full Adders to implement a 3-bit ripple-carry adder

Chapter 4 Main Memory

1.1 Bits and Bit Patterns. Boolean Operations. Figure 2.1 CPU and main memory connected via a bus. CS11102 Introduction to Computer Science

Performance COE 403. Computer Architecture Prof. Muhamed Mudawar. Computer Engineering Department King Fahd University of Petroleum and Minerals

Modesto Junior College Course Outline of Record CMPSC 241

+ Random-Access Memory (RAM)

UNIT 2 Data Center Environment

Computer Architecture. Fall Dongkun Shin, SKKU

CS24: INTRODUCTION TO COMPUTING SYSTEMS. Spring 2017 Lecture 13

Memory Overview. Overview - Memory Types 2/17/16. Curtis Nelson Walla Walla University

Lecture 23. Finish-up buses Storage

ECE232: Hardware Organization and Design

Giving credit where credit is due

Internal Memory. Computer Architecture. Outline. Memory Hierarchy. Semiconductor Memory Types. Copyright 2000 N. AYDIN. All rights reserved.

Organization. 5.1 Semiconductor Main Memory. William Stallings Computer Organization and Architecture 6th Edition

Pharmacy college.. Assist.Prof. Dr. Abdullah A. Abdullah

CENG4480 Lecture 09: Memory 1

William Stallings Computer Organization and Architecture 6th Edition. Chapter 5 Internal Memory

5 Computer Organization

Computer Systems Architecture

EE251: Thursday November 15

SYSTEM BUS AND MOCROPROCESSORS HISTORY

Basic Computer Architecture

Where Have We Been? Ch. 6 Memory Technology

CC312: Computer Organization


Chapter One. Introduction to Computer System

Technology in Action. Chapter Topics. Participation Question. Participation Question. Participation Question 8/8/11

CMSC 313 COMPUTER ORGANIZATION & ASSEMBLY LANGUAGE PROGRAMMING LECTURE 26, FALL 2012

ELEC 5200/6200 Computer Architecture and Design Spring 2017 Lecture 7: Memory Organization Part II

Computer Organization

Random Access Memory (RAM)

Summer 2003 Lecture 18 07/09/03

Computer Organization

EE 308: Microcontrollers

Chapter 5 Internal Memory

Some material adapted from Mohamed Younis, UMBC CMSC 611 Spr 2003 course slides Some material adapted from Hennessy & Patterson / 2003 Elsevier

CISC 360. The Memory Hierarchy Nov 13, 2008

For undergraduate courses in assembly language programming and introductory courses in computer systems and computer architecture.

The CPU and Memory. How does a computer work? How does a computer interact with data? How are instructions performed? Recall schematic diagram:

Memory Hierarchy and Caches

INTRODUCTION TO INFORMATION & COMMUNICATION TECHNOLOGY (ICT) LECTURE 2 : WEEK 2 CSC-111-T

CHAPTER 4 MARIE: An Introduction to a Simple Computer

Basic Organization Memory Cell Operation. CSCI 4717 Computer Architecture. ROM Uses. Random Access Memory. Semiconductor Memory Types

Module 5a: Introduction To Memory System (MAIN MEMORY)

Foundations of Computer Systems

Lecture Objectives. Introduction to Computing Chapter 0. Topics. Numbering Systems 04/09/2017

Computers: Inside and Out

SAE5C Computer Organization and Architecture. Unit : I - V

Algorithm Performance Factors. Memory Performance of Algorithms. Processor-Memory Performance Gap. Moore s Law. Program Model of Memory II

Sunday, April 25, 2010


CS 31: Intro to Systems Storage and Memory. Kevin Webb Swarthmore College March 17, 2015

7/28/ Prentice-Hall, Inc Prentice-Hall, Inc Prentice-Hall, Inc Prentice-Hall, Inc Prentice-Hall, Inc.

THE MICROCOMPUTER SYSTEM CHAPTER - 2

ALT-Assembly Language Tutorial

INSTITUTO SUPERIOR TÉCNICO. Architectures for Embedded Computing

Summer 2003 Lecture 1 06/09/03

Random-Access Memory (RAM) CS429: Computer Organization and Architecture. SRAM and DRAM. Flash / RAM Summary. Storage Technologies

CS 261 Fall Mike Lam, Professor. Memory

ECE232: Hardware Organization and Design

Module 1: Basics and Background Lecture 4: Memory and Disk Accesses. The Lecture Contains: Memory organisation. Memory hierarchy. Disks.

Virtual Memory. Reading. Sections 5.4, 5.5, 5.6, 5.8, 5.10 (2) Lecture notes from MKP and S. Yalamanchili

Transcription:

Basic Concepts COE 205 Computer Organization and Assembly Language Dr. Aiman El-Maleh College of Computer Sciences and Engineering King Fahd University of Petroleum and Minerals [Adapted from slides of Dr. Kip Irvine: Assembly Language for Intel-Based Computers]

Outline Welcome to COE 205 Assembly-, Machine-, and High-Level Languages Assembly Language Programming Tools Programmer s View of a Computer System Basic Computer Organization Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 2

Welcome to COE 205 Assembly language programming Basics of computer organization CPU design Software Tools Microsoft Macro Assembler (MASM) version 6.15 Link Libraries provided by Author (Irvine32.lib and Irivine16.lib) Microsoft Windows debugger ConTEXT Editor Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 3

Textbook Kip Irvine: Assembly Language for Intel-Based Computers 4th edition (2003) 5th edition (2007) Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 4

Course Objectives After successfully completing the course, students will be able to: Describe the basic components of a computer system, its instruction set architecture and its basic fetch-execute cycle operation. Describe how data is represented in a computer and recognize when overflow occurs. Recognize the basics of assembly language programming including addressing modes. Analyze, design, implement, and test assembly language programs. Recognize, analyze, and design the basic components of a simple CPU including datapath and control unit design alternatives. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 5

Course Learning Outcomes Ability to analyze, design, implement, and test assembly language programs. Ability to use tools and skills in analyzing and debugging assembly language programs. Ability to design the datapath and control unit of a simple CPU. Ability to demonstrate self-learning capability. Ability to work in a team. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 6

Required Background The student should already be able to program confidently in at least one high-level programming language, such as Java or C. Prerequisite COE 202: Fundamentals of computer engineering ICS 102: Introduction to computing Only students with computer engineering major should be registered in this course. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 7

Grading Policy Discussions & Reflections 5% Programming Assignments 10% Quizzes 10% Exam I 15% (Sun. March 28, 2010) Exam II 20% (Th. May 20, 2010) Laboratory 20% Final 20% Attendance will be taken regularly. Excuses for officially authorized absences must be presented no later than one week following resumption of class attendance. Late assignments will be accepted but you will be penalized 10% per each late day. A student caught cheating in any of the assignments will get 0 out of 10%. No makeup will be made for missing Quizzes or Exams. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 8

Course Topics Introduction and Information Representation: 7 lectures Introduction to computer organization. Instruction Set Architecture. Computer Components. Fetch-Execute cycle. Signed number representation ranges. Overflow. Assembly Language Concepts: 7 lectures Assembly language format. Directives vs. instructions. Constants and variables. I/O. INT 21H. Addressing modes. 8086 Assembly Language Programming: 19 lectures Register set. Memory segmentation. MOV instructions. Arithmetic instructions and flags (ADD, ADC, SUB, SBB, INC, DEC, MUL, IMUL, DIV, IDIV). Compare, Jump and loop (CMP, JMP, Cond. jumps, LOOP). Logic, shift and rotate. Stack operations. Subprograms. Macros. I/O (IN, OUT). String instructions. Interrupts and interrupt processing, INT and IRET. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 9

Course Topics CPU Design: 12 lectures Register transfer. Data-path design. 1-bus, 2-bus and 3-bus CPU organization. Fetch and execute phases of instruction processing. Performance consideration. Control steps. CPU-Memory interface circuit. Hardwired control unit design. Microprogramming. Horizontal and Vertical microprogramming. Microprogrammed control unit design. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 10

Next Welcome to COE 205 Assembly-, Machine-, and High-Level Languages Assembly Language Programming Tools Programmer s View of a Computer System Basic Computer Organization Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 11

Some Important Questions to Ask What is Assembly Language? Why Learn Assembly Language? What is Machine Language? How is Assembly related to Machine Language? What is an Assembler? How is Assembly related to High-Level Language? Is Assembly Language portable? Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 12

A Hierarchy of Languages Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 13

Assembly and Machine Language Machine language Native to a processor: executed directly by hardware Instructions consist of binary code: 1s and 0s Assembly language A programming language that uses symbolic names to represent operations, registers and memory locations. Slightly higher-level language Readability of instructions is better than machine language One-to-one correspondence with machine language instructions Assemblers translate assembly to machine code Compilers translate high-level programs to machine code Either directly, or Indirectly via an assembler Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 14

Compiler and Assembler Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 15

Instructions and Machine Language Each command of a program is called an instruction (it instructs the computer what to do). Computers only deal with binary data, hence the instructions must be in binary format (0s and 1s). The set of all instructions (in binary form) makes up the computer's machine language. This is also referred to as the instruction set. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 16

Instruction Fields Machine language instructions usually are made up of several fields. Each field specifies different information for the computer. The major two fields are: Opcode field which stands for operation code and it specifies the particular operation that is to be performed. Each operation has its unique opcode. Operands fields which specify where to get the source and destination operands for the operation specified by the opcode. The source/destination of operands can be a constant, the memory or one of the general-purpose registers. Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 17

Assembly vs. Machine Code Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 18

Translating Languages English: D is assigned the sum of A times B plus 10. High-Level Language: D = A * B + 10 A statement in a high-level language is translated typically into several machine-level instructions Intel Assembly Language: mov eax, A mul B add eax, 10 mov D, eax Intel Machine Language: A1 00404000 F7 25 00404004 83 C0 0A A3 00404008 Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 19

Mapping Between Assembly Language and HLL Translating HLL programs to machine language programs is not a one-to-one mapping A HLL instruction (usually called a statement) will be translated to one or more machine language instructions Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 20

Advantages of High-Level Languages Program development is faster High-level statements: fewer instructions to code Program maintenance is easier For the same above reasons Programs are portable Contain few machine-dependent details Can be used with little or no modifications on different machines Compiler translates to the target machine language However, Assembly language programs are not portable Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 21

Why Learn Assembly Language? Accessibility to system hardware Assembly Language is useful for implementing system software Also useful for small embedded system applications Space and Time efficiency Understanding sources of program inefficiency Tuning program performance Writing compact code Writing assembly programs gives the computer designer the needed deep understanding of the instruction set and how to design one To be able to write compilers for HLLs, we need to be expert with the machine language. Assembly programming provides this experience Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 22

Assembly vs. High-Level Languages Some representative types of applications: Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 23

Next Welcome to COE 205 Assembly-, Machine-, and High-Level Languages Assembly Language Programming Tools Programmer s View of a Computer System Basic Computer Organization Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 24

Assembler Software tools are needed for editing, assembling, linking, and debugging assembly language programs An assembler is a program that converts source-code programs written in assembly language into object files in machine language Popular assemblers have emerged over the years for the Intel family of processors. These include TASM (Turbo Assembler from Borland) NASM (Netwide Assembler for both Windows and Linux), and GNU assembler distributed by the free software foundation We will use MASM (Macro Assembler from Microsoft) Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 25

Linker and Link Libraries You need a linker program to produce executable files It combines your program's object file created by the assembler with other object files and link libraries, and produces a single executable program LINK32.EXE is the linker program provided with the MASM distribution for linking 32-bit programs We will also use a link library for input and output Called Irvine32.lib developed by Kip Irvine Works in Win32 console mode under MS-Windows Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 26

Assemble and Link Process Source File Assembler Object File Source File Assembler Object File Linker Executable File Source File Assembler Object File Link Libraries A project may consist of multiple source files Assembler translates each source file separately into an object file Linker links all object files together with link libraries Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 27

Debugger Allows you to trace the execution of a program Allows you to view code, memory, registers, etc. We will use the 32-bit Windows debugger Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 28

Editor Allows you to create assembly language source files Some editors provide syntax highlighting features and can be customized as a programming environment Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 29

Next Welcome to COE 205 Assembly-, Machine-, and High-Level Languages Assembly Language Programming Tools Programmer s View of a Computer System Basic Computer Organization Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 30

Programmer s View of a Computer System Increased level of abstraction Application Programs High-Level Language Level 5 Assembly Language Level 4 Operating System Instruction Set Architecture Level 3 Level 2 Microarchitecture Digital Logic Level 1 Level 0 Each level hides the details of the level below it Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 31

Programmer's View 2 Application Programs (Level 5) Written in high-level programming languages Such as Java, C++, Pascal, Visual Basic... Programs compile into assembly language level (Level 4) Assembly Language (Level 4) Instruction mnemonics are used Have one-to-one correspondence to machine language Calls functions written at the operating system level (Level 3) Programs are translated into machine language (Level 2) Operating System (Level 3) Provides services to level 4 and 5 programs Translated to run at the machine instruction level (Level 2) Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 32

Programmer's View 3 Instruction Set Architecture (Level 2) Specifies how a processor functions Machine instructions, registers, and memory are exposed Machine language is executed by Level 1 (microarchitecture) Microarchitecture (Level 1) Controls the execution of machine instructions (Level 2) Implemented by digital logic (Level 0) Digital Logic (Level 0) Implements the microarchitecture Uses digital logic gates Logic gates are implemented using transistors Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 33

Instruction Set Architecture (ISA) Collection of assembly/machine instruction set of the machine Machine resources that can be managed with these instructions Memory Programmer-accessible registers. Provides a hardware/software interface Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 34

Instruction Set Architecture (ISA) Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 35

Next Welcome to COE 205 Assembly-, Machine-, and High-Level Languages Assembly Language Programming Tools Programmer s View of a Computer System Basic Computer Organization Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 36

Basic Computer Organization Since the 1940's, computers have 3 classic components: Processor, called also the CPU (Central Processing Unit) Memory and Storage Devices I/O Devices Interconnected with one or more buses Bus consists of Data Bus Address Bus Control Bus ALU registers Processor (CPU) CU clock Memory data bus I/O Device #1 I/O Device #2 address bus control bus Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 37

Processor consists of Datapath ALU Registers Control unit ALU Performs arithmetic and logic instructions Control unit (CU) Processor (CPU) Generates the control signals required to execute instructions Implementation varies from one processor to another Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 38

Clock Synchronizes Processor and Bus operations Clock cycle = Clock period = 1 / Clock rate Cycle 1 Cycle 2 Cycle 3 Clock rate = Clock frequency = Cycles per second 1 Hz = 1 cycle/sec 1 KHz = 10 3 cycles/sec 1 MHz = 10 6 cycles/sec 1 GHz = 10 9 cycles/sec 2 GHz clock has a cycle time = 1/(2 10 9 ) = 0.5 nanosecond (ns) Clock cycles measure the execution of instructions Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 39

Memory Ordered sequence of bytes The sequence number is called the memory address Byte addressable memory Each byte has a unique address Supported by almost all processors Physical address space Determined by the address bus width Pentium has a 32-bit address bus Physical address space = 4GB = 2 32 bytes Itanium with a 64-bit address bus can support Up to 2 64 bytes of physical address space Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 40

Address Space Address Space is the set of memory locations (bytes) that can be addressed Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 41

Address Bus CPU Memory Interface Memory address is put on address bus If memory address = m bits then 2 m locations are addressed Data Bus: b-bit bi-directional bus Data can be transferred in both directions on the data bus Note that b is not necessary equal to w or s. So data transfers might take more than a single cycle (if w > b). Control Bus Signals control transfer of data Read request Write request Complete transfer Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 42

Random-Access Memory (RAM) Memory Devices Usually called the main memory It can be read and written to It does not store information permanently (Volatile, when it is powered off, the stored information are gone) Information stored in it can be accessed in any order at equal time periods (hence the name random access) Information is accessed by an address that specifies the exact location of the piece of information in the RAM. DRAM = Dynamic RAM 1-Transistor cell + trench capacitor Dense but slow, must be refreshed Typical choice for main memory SRAM: Static RAM 6-Transistor cell, faster but less dense than DRAM Typical choice for cache memory Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 43

ROM (Read-Only-Memory) Memory Devices A read-only-memory, non-volatile i.e. stores information permanently Has random access of stored information Used to store the information required to startup the computer Many types: ROM, EPROM, EEPROM, and FLASH FLASH memory can be erased electrically in blocks Cache A very fast type of RAM that is used to store information that is most frequently or recently used by the computer Recent computers have 2-levels of cache; the first level is faster but smaller in size (usually called internal cache), and the second level is slower but larger in size (external cache). Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 44

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 Performance Processor-Memory Performance Gap 1000 Moore s Law CPU: 55% per year 100 10 Processor-Memory Performance Gap: (grows 50% per year) 1 DRAM: 7% per year 1980 No cache in microprocessor 1995 Two-level cache on microprocessor Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 45

The Need for a Memory Hierarchy Widening speed gap between CPU and main memory Processor operation takes less than 1 ns Main memory requires more than 50 ns to access Each instruction involves at least one memory access One memory access to fetch the instruction Additional memory accesses for instructions involving memory data access Memory bandwidth limits the instruction execution rate Cache memory can help bridge the CPU-memory gap Cache memory is small in size but fast Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 46

Faster Bigger Typical Memory Hierarchy Registers are at the top of the hierarchy Typical size < 1 KB Access time < 0.5 ns Level 1 Cache (8 64 KB) Access time: 0.5 1 ns L2 Cache (512KB 8MB) Access time: 2 10 ns Main Memory (1 2 GB) Access time: 50 70 ns Disk Storage (> 200 GB) Access time: milliseconds Microprocessor Registers L1 Cache L2 Cache Memory Bus Memory I/O Bus Disk, Tape, etc Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 47

Magnetic Disk Storage Disk Access Time = Seek Time + Rotation Latency + Transfer Time Sector Recording area Read/write head Actuator Seek Time: head movement to the desired track (milliseconds) Track 2 Track 1 Track 0 Rotation Latency: disk rotation until desired sector arrives under the head Transfer Time: to transfer data Direction of rotation Spindle Platter Arm Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 48

Example on Disk Access Time Given a magnetic disk with the following properties Rotation speed = 7200 RPM (rotations per minute) Average seek = 8 ms, Sector = 512 bytes, Track = 200 sectors Calculate Time of one rotation (in milliseconds) Average time to access a block of 32 consecutive sectors Answer Rotations per second = 7200/60 = 120 RPS Rotation time in milliseconds = 1000/120 = 8.33 ms Average rotational latency = time of half rotation = 4.17 ms Time to transfer 32 sectors = (32/200) * 8.33 = 1.33 ms Average access time = 8 + 4.17 + 1.33 = 13.5 ms Basic Concepts COE 205 Computer Organization and Assembly Language KFUPM slide 49