NEX-SODIMMDDRII533. SODIMM DDRII 533MT/s Bus Analysis Probe and Software

Similar documents
NEX-DDRHSM. DDR 400MHz Bus Analysis Probe and Software

Mirrored DDRHS Support

NEX-DDR266RWM. 184-pin, 2.5V Double Data Rate (DDR) Bus Analysis Probe & Software

NEX-DDR. 184-pin, 2.5V Double Data Rate (DDR) Bus Analysis Probe & Software

Using the SODIMMDDRII667/800 NEXVu product a step by step overview with Signal Integrity Display

DDR SODIMM Slot Interposer Flexible SODIMM Digital Validation

NEX-P6960M. P6960 to Mictor Adapter. General Description

DDR bit SODIMM Slot Interposer w/ecc Flexible SODIMM Digital Validation

DDR3 Mini DIMM Slot Interposer

DDR3 DIMM Slot Interposer

FB-DIMM Commands/Data and Lane Traffic Verification

DDR4 SO-DIMM Interposer For use with Keysight Logic Analyzers

DDR4 SO-DIMM Interposer For use with Keysight Logic Analyzers

Application Overview. Preparing. for FB-DIMM and DDR2. Are you ready?

DDR3 DIMM 2133 Interposer For use with Agilent Logic Analyzers

Serial RapidIO Gen2 Protocol Analyzer

DDR Support for Tektronix TLA Logic Analyzers

DDR3 DIMM 1867 Interposer For use with Agilent Logic Analyzers

DDR3 DIMM 2400 Interposer For use with Keysight Logic Analyzers

LPDDR4 DDR Detective. LPDDR4 Detective FS2804. Key Features. For LPDDR4 Protocol, Compliance, Performance and Trace all in one tool!

Memory Interface Verification and Debug. Analog Validation Presentation

Validating and Debugging DDR2, DDR3 SDRAM Designs

DDR Detective Probing

DDR Testing:Compliance,Verify and Debug( 一 )

Electrical Verification of DDR Memory

EEM 486: Computer Architecture. Lecture 9. Memory

Get it right the first time! How to test for compliance to the LPDDR4 JEDEC Specification

Computer Systems Laboratory Sungkyunkwan University

2GB DDR3 SDRAM SODIMM with SPD

4GB Unbuffered VLP DDR3 SDRAM DIMM with SPD

Logic Analyzers. Detailed Product Information. TLA Family

Breakthrough Insight into DDR4/LPDDR4 Memory Greater Than 2400 Mb/s

The Memory Component

Memory Interface Electrical Verification and Debug DDRA and DDR-LP4 Datasheet

ECE 485/585 Microprocessor System Design

CS650 Computer Architecture. Lecture 9 Memory Hierarchy - Main Memory

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB For component data sheets, refer to Micron s Web site:

DDR SDRAM SODIMM MT8VDDT1664H 128MB 1. MT8VDDT3264H 256MB 2 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

DDR SDRAM UDIMM MT8VDDT3264A 256MB MT8VDDT6464A 512MB For component data sheets, refer to Micron s Web site:

IMM64M64D1SOD16AG (Die Revision D) 512MByte (64M x 64 Bit)

A+ Certification Guide. Chapter 5 Random Access Memory

Options. Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC PC

IMM128M72D1SOD8AG (Die Revision F) 1GByte (128M x 72 Bit)

Logic Analyzer Guide Tektronix TLA600 Series

COSC 6385 Computer Architecture - Memory Hierarchies (III)

Artisan Technology Group is your source for quality new and certified-used/pre-owned equipment

Lecture 15: DRAM Main Memory Systems. Today: DRAM basics and innovations (Section 2.3)

DDR2 SDRAM UDIMM MT8HTF12864AZ 1GB

DDR SDRAM UDIMM. Draft 9/ 9/ MT18VDDT6472A 512MB 1 MT18VDDT12872A 1GB For component data sheets, refer to Micron s Web site:

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0031 PCB PART NO. :

CS698Y: Modern Memory Systems Lecture-16 (DRAM Timing Constraints) Biswabandan Panda

Features. DDR2 UDIMM with ECC Product Specification. Rev. 1.2 Aug. 2011

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

Features. DDR2 UDIMM w/o ECC Product Specification. Rev. 1.1 Aug. 2011

1. The values of t RCD and t RP for -335 modules show 18ns to align with industry specifications; actual DDR SDRAM device specifications are 15ns.

Memory Solutions. Industry Trends and Solution Overview

Technical Note Designing for High-Density DDR2 Memory

Slide credit: Slides adapted from David Kirk/NVIDIA and Wen-mei W. Hwu, DRAM Bandwidth

Effortless Burst Separation

HYPERLYNX DDR3 Wizard

An introduction to SDRAM and memory controllers. 5kk73

DDR PHY Test Solution

IMM128M64D1DVD8AG (Die Revision F) 1GByte (128M x 64 Bit)

Tektronix Logic Analyzers TLA6400 Series Datasheet

Computer Architecture A Quantitative Approach, Fifth Edition. Chapter 2. Memory Hierarchy Design. Copyright 2012, Elsevier Inc. All rights reserved.

Cross-Bus Analysis Reveals Interactions and Speeds Troubleshooting

LECTURE 5: MEMORY HIERARCHY DESIGN

Emerging DRAM Technologies

Making Your Most Accurate DDR4 Compliance Measurements. Ai-Lee Kuan OPD Memory Product Manager

EE414 Embedded Systems Ch 5. Memory Part 2/2

IMM64M64D1DVS8AG (Die Revision D) 512MByte (64M x 64 Bit)

DDR2 SDRAM UDIMM MT4HTF1664AY 128MB MT4HTF3264AY 256MB MT4HTF6464AY 512MB. Features. 128MB, 256MB, 512MB (x64, SR) 240-Pin DDR2 SDRAM UDIMM.

Copyright 2012, Elsevier Inc. All rights reserved.

Agilent 16962A 2 GHz State, 2/4/8 GHz Timing Logic Analyzer Module

Computer Architecture. A Quantitative Approach, Fifth Edition. Chapter 2. Memory Hierarchy Design. Copyright 2012, Elsevier Inc. All rights reserved.

Agilent Technologies InfiniiVision MSO N5434A FPGA Dynamic Probe for Altera

Designing and Verifying Future High Speed Busses

LE4ASS21PEH 16GB Unbuffered 2048Mx64 DDR4 SO-DIMM 1.2V Up to PC CL

Interfacing FPGAs with High Speed Memory Devices

Logic Analyzers. TLA Family. Ordering Information. Logic Analyzer with External Display.

Performance Comparison of IDT Tsi384 TM and Pericom PI7C9X130

Copyright 2012, Elsevier Inc. All rights reserved.

Micron Technology, Inc. reserves the right to change products or specifications without notice. jsf8c256x64hdz.pdf Rev. C 11/11 EN

How to Solve DDR Parametric and Protocol Measurement Challenges

Memory technology and optimizations ( 2.3) Main Memory

DDR4 Debug and Protocol Validation Challenges. Presented by: Jennie Grosslight Memory Product Manager Agilent Technologies

Tektronix Logic Analyzer Family

Testing and Debugging

Tektronix Logic Analyzers

The Memory Hierarchy 1

TECHNOLOGY BRIEF. Double Data Rate SDRAM: Fast Performance at an Economical Price EXECUTIVE SUMMARY C ONTENTS

IMM64M72D1SCS8AG (Die Revision D) 512MByte (64M x 72 Bit)

Lecture: Memory Technology Innovations

CS311 Lecture 21: SRAM/DRAM/FLASH

Mobile LPDDR (only) 152-Ball Package-on-Package (PoP) TI-OMAP MT46HxxxMxxLxCG MT46HxxxMxxLxKZ

Copyright 2012, Elsevier Inc. All rights reserved.

Agilent Technologies Infiniium MSO8000 and MSO9000 Series N5397A FPGA Dynamic Probe for Xilinx

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB. Features. 1GB, 2GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM. Features

DisplayPort HBR3 Protocol Analyzer

Transcription:

NEX-SODIMMDDRII533 SODIMM DDRII 533MT/s Bus Analysis Probe and Software Rigid/Flex/Rigid interposer design provides mechanical clearance for use in standard DDR2 SDRAM SODIMM targets Acquisition of DDR2-533MT/s Address/Command, Read and Write Data Quick and easy connection between the SODIMM DDR2 bus and Tektronix Logic Analyzers Extender design does not require a dedicated slot Impedance controlled, matched trace length design No active buffering of the DDR signals Accurate 8GHz Timing Analysis Simultaneous State and Timing on every channel of the TLA Correlation with data acquired from other acquisition modules All DDR signals brought to Tektronix Compression Footprints for monitoring

General Description NEX-SODIMMDDRII533 allows for the acquisition of Address/Command, Read and Write Data of 200-pin, unbuffered SODIMM DDRII DIMMs at 533MT/s or slower. Pre-Defined Symbols for the following Command Cycles allow for easy Trigger Setup: Read Col Address Read Precharge Select Bank Write Col Address Write No Operation Mode Register Set Ignore Command Data Row Address Strobe Burst Stop Precharge Refresh Selective Clocking stores data when commands are present and for thirteen clock cycles after Column Address assertion, resulting in more DDR bus cycle activity and fewer idle cycles being stored in acquisition memory. Oscilloscope Connectivity to any channel without having to re-probe via the TLA s Enhanced iview Analog Mux capability. LA Support / Configuration Acquisition Type 333 MHz 400 MHz 533 MHz TLA7xx4 Module Count Timing Only X X X 2 merged Read or Write X X X 2 merged Read and Write X X NA 2 merged Read and Write X X X 3 merged A TLA700 equipped with three merged 450MHz state speed acquisition modules (TLA7AA4 or TLA7AB4 cards) with 3 P6860 and 4 P6864 probes is required for 533MT/s or slower Read AND Write Data acquisition. A TLA700 equipped with two merged 450MHz state speed acquisition modules (TLA7AA4 or TLA7AB4 cards) with 7 P6860 probes is required for 400MT/s Read AND Write Data acquisition. A TLA700 equipped with two merged 450MHz state speed acquisition modules (TLA7AA4 or TLA7AB4 cards) with 7 P6860 probes is required for 533MT/s or slower Read OR Write Data acquisition. 8 GHz MagniVu Timing and Enhanced iview Analog Mux capabilities are available with either configuration.

Mechanical Information Approximately 1.5 of horizontal keep-out is required on each side of the DDRII SODIMM for Tektronix probe attachment. Probes connect to both sides of the adapter simultaneously. Installed P6860 and P6864 probes will look similar to the picture below. All probes will have an opposite probe on the reverse side. All probes must have the gray elastomer holder installed. Tektronix P68x0 mechanical requirements Back-to-back probing of SODIMM DDRII

NEX-SODIMMDDRII533 Mechanical Outline

Timing Display SODIMM DDRII 533 Timing Display State Display SODIMM DDRII 533 State Display Software Mode, Address, Data and Command Cycles Only

Ordering / Contact Information Part Number NEX-SODIMMDDRII533 Includes: NEX-SODIMM DDRII533 Bus Adapter & Analysis Software Back-to-Back Probing Hardware Contains all hardware necessary to easily connect to Tektronix Compression Adapters. Manual Postal: Nexus Technology, Inc. 78 Northeastern Blvd. #2 Nashua, NH 03062 Telephone: 877-595-8116 Fax: 877-595-8118 Email: support@nexustechnology.com quotes@nexustechnology.com techsupport@nexustechnology.com Website: www.nexustechnology.com Placing an Order Credit Card orders can be placed directly at 877-595-8116. Purchase orders can be faxed to 877-595-8118. Nexus Technology, Inc. reserves the right to make changes in design or specification at any time without notice. Nexus Technology, Inc. does not assume responsibility for use of any circuitry described. All trademarks are the property of their respective owners.