ADATA Technology Corp. DDR3-1333(CL9) 204-Pin ECC SO-DIMM 2GB (256M x 72-bit)

Similar documents
ADATA Technology Corp. DDR3-1333(CL9) 240-Pin R-DIMM 8GB (1024M x 72-bit)

ADATA Technology Corp. DDR3L-1600(CL11) 240-Pin VLP R-DIMM 8GB (1024M x 72-bits)

SC64G1A08. DDR3-1600F(CL7) 240-Pin XMP(ver 2.0) U-DIMM 1GB (128M x 64-bits)

ADQVD1B16. DDR2-800+(CL4) 240-Pin EPP U-DIMM 2GB (256M x 64-bits)

204Pin DDR3L 1.35V 1600 SO-DIMM 8GB Based on 512Mx8 AQD-SD3L8GN16-MGI. Advantech. AQD-SD3L8GN16-MGI Datasheet. Rev

240Pin DDR3L 1.35V 1866 U-DIMM 8GB Based on 512Mx8 AQD-D3L8GN18-MG. Advantech. AQD-D3L8GN18-MG Datasheet. Rev

200Pin DDR2 1.8V 800 SODIMM 1GB Based on 128Mx8 AQD-SD21GN80-SX. Advantech. AQD-SD21GN80-SX Datasheet. Rev

DDR2 SODIMM Module. 256MB based on 256Mbit component 256MB, 512MB and 1GB based on 512Mbit component 1GB and 2GB based on 1Gbit component

204PIN DDR SO-DIMM 1024MB With 128Mx8 CL9. Description. Placement. Features PCB: Transcend Information Inc.

204Pin DDR3 1.35V 1600 SO-DIMM 1GB Based on 128Mx16 AQD-SD3L1GN16-HC. Advantech AQD-SD3L1GN16-HC. Datasheet. Rev

240PIN DDR VLP Registered DIMM 4GB With 256Mx8 CL9. Description. Placement. Features PCB: Transcend Information Inc.

240Pin DDR UDIMM 1GB Based on 128Mx8 AQD-D31GN13-SX. Advantech AQD-D31GN13-SX. Datasheet. Rev

HXMSH4GS03A1F1CL16KI. 204-Pin Industrial Low Power Small Outline DDR3 SDRAM M odules EU RoHS Compliant. Data Sheet. Rev. B

240Pin DDR3 1.5V 1600 UDIMM 1GB Based on 128Mx16 AQD-D31GN16-HC. Advantech AQD-D31GN16-HC. Datasheet. Rev

TS7KSN Y. 204Pin DDR SO-DIMM 4GB Based on 256Mx8. Pin Identification. Description. Features. Transcend Information Inc.

204Pin DDR V ECC SO-DIMM 8GB Based on 512Mx8. Advantech AQD-SD3L8GE16-SG. Datasheet. Rev

Organization Row Address Column Address Bank Address Auto Precharge 128Mx8 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

Pin ECC Small Outline DDR3 SDRAM M odules EU RoHS Compliant. Data Sheet. Rev. A

TS9KNH M. 240Pin DDR UDIMM 8GB Based on 512Mx8. Pin Identification. Description. Features. Transcend Information Inc.

204Pin DDR3L 1600 SO-DIMM 2GB Based on 256Mx8 AQD-SD3L2GN16-SQ. Advantech AQD-SD3L2GN16-SQ. Datasheet. Rev

Advantech AQD-D3L16R16-SM

2GB 4GB 8GB Module Configuration 256 x M x x x 8 (16 components)

240Pin DDR3L 1600 VLP RDIMM 16GB Based on 2Gx4 DDP AQD-D3L16RV16-SM. Advantech AQD-D3L16RV16-SM. Datasheet. Rev

Product Specifications. General Information. Order Information: VL383L2921E-CCS REV: 1.0. Pin Description PART NO.:

HXMSH2GU04A1F1CL16K. 240-Pin Low Power Unbuffered DDR3 SDRAM M odules EU RoHS Compliant. Data Sheet. Rev. A

240Pin DDR3L 1.35V 1600 U-DIMM 4GB Based on 256Mx8 AQD-D3L4GN16-MQ. Advantech. AQD-D3L4GN16-MQ Datasheet. Rev

240Pin DDR V ECC UDIMM 8GB Based on 512Mx8 AQD-D3L8GE16-SG. Advantech AQD-D3L8GE16-SG. Datasheet. Rev

SP001GBLRU800S pin DDR2 SDRAM Unbuffered Module

240Pin DDR3 1.35V 1600 UDIMM 8GB Based on 512Mx8 AQD-D3L8GN16-SG. Advantech AQD-D3L8GN16-SG. Datasheet. Rev

240Pin DDR3L 1600 UDIMM 2GB Based on 256Mx8 AQD-D3L2GN16-SQ. Advantech AQD-D3L2GN16-SQ. Datasheet. Rev

Address Summary Table: 1GB 2GB 4GB Module Configuration 128M x M x M x 64

240Pin DDR VLP RDIMM 16GB Based on 2Gx4 DDP AQD-D316RV16-SM. Advantech AQD-D316RV16-SM. Datasheet. Rev

Pin PARITY RDIMM DDR3 SDRAM M odules EU RoHS Compliant. Data Sheet. Rev. B

240PIN DDR2 400 Registered DIMM 512MB With 64Mx8 CL3. Description. Placement. Features PCB: Transcend Information Inc. 1

Organization Row Address Column Address Bank Address Auto Precharge 256Mx4 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

2GB DDR3 SDRAM 72bit SO-DIMM

REV /2010 NANYA TECHNOLOGY CORP. NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.

RML1531MH48D8F-667A. Ver1.0/Oct,05 1/8

240PIN DDR UDIMM 4GB Kit With 256Mx8 CL9. Description. Placement. Features PCB: Transcend Information Inc. 1

200PIN DDR266 Unbuffered SO-DIMM 128MB With 16Mx16 CL2.5. Description. Placement. Features PCB: Transcend Information Inc.

Product Specifications. General Information. Order Information: VL470T2863A-E6S-I REV: 1.0. Pin Description PART NO.:

SP512MBRDE333K pin DDR SDRAM Registered Module

DDR3(L) 4GB / 8GB SODIMM

2GB DDR3 SDRAM SODIMM with SPD

Approval Sheet. Rev 1.0 DDR2 SODIMM. Customer M2SK-12SD4C06-J. Product Number PC Module speed. 200 Pin. Pin. SDRAM Operating Temp 0 C ~ 85 C

Electronics, Inc North First Street, San Jose, CA 95131, U.S.A.

4GB Unbuffered VLP DDR3 SDRAM DIMM with SPD

Datasheet. Zetta 4Gbit DDR3L SDRAM. Features VDD=VDDQ=1.35V / V. Fully differential clock inputs (CK, CK ) operation

260 Pin DDR4 1.2V 2400 SO-DIMM 8GB Based on 1Gx8 AQD-SD4U8GN24-SE. Advantech AQD-SD4U8GN24-SE. Datasheet. Rev

DDR SDRAM UDIMM. Draft 9/ 9/ MT18VDDT6472A 512MB 1 MT18VDDT12872A 1GB For component data sheets, refer to Micron s Web site:

1024MB DDR2 SDRAM SO-DIMM

4GB Unbuffered DDR3 SDRAM SODIMM

240PIN DDR2 533 Unbuffered DIMM 1GB With 64Mx8 CL4. Description. Placement. Features PCB: Transcend Information Inc.

TS5KNN S. 240Pin DDR VLP UDIMM 2GB Based on 256Mx8. Pin Identification. Description. Features. Transcend Information Inc.

IMM1G72D2FBD4AG (Die Revision A) 8GByte (1024M x 72 Bit)

288 Pin DDR4 1.2V 2400 UDIMM 8GB Based on 1Gx8 AQD-D4U8GN24-SE. Advantech AQD-D4U8GN24-SE. Datasheet. Rev

REV /2008 NANYA TECHNOLOGY CORP. NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.

2GB Unbuffered DDR3 SDRAM DIMM

Rev 1.1 M2UK-2GHFQCH4-E. DDR2 Unbuffered DIMM. Customer. Product Number. Date 2 nd November Approval by Customer. P/N: Signature: Date:

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0031 PCB PART NO. :

8GB ECC DDR3 1.35V SO-DIMM

Features. DDR2 UDIMM w/o ECC Product Specification. Rev. 1.1 Aug. 2011

LE4ASS21PEH 16GB Unbuffered 2048Mx64 DDR4 SO-DIMM 1.2V Up to PC CL

M2U1G64DS8HB1G and M2Y1G64DS8HB1G are unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Unbuffered Dual In-Line

Options. Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC PC

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

1. The values of t RCD and t RP for -335 modules show 18ns to align with industry specifications; actual DDR SDRAM device specifications are 15ns.

M1SF-1GSCXI03-J. Rev 1.1 W/T DDR SODIMM. Customer. Product Number. DRAM Operating Temp. -40 ~ +85. Date 1 st November Approval by Customer

204PIN DDR3 1333Mhz SO-DIMM 2Rank 8GB With 512Mx8 CL9. Description. Placement. Features PCB: Transcend Information Inc.

DDR3L-1.35V Load Reduced DIMM Module

Electronics, Inc. Rev. Date: Apr. 21, 2016

IMM128M72D1SOD8AG (Die Revision F) 1GByte (128M x 72 Bit)

DDR UDIMM Approval Sheet Customer Product Number Module speed PC-3200 Pin 184 pin CAS Latency CL-3 SDRAM Operating Temp 0 ~ 70

DDR SDRAM SODIMM MT8VDDT1664H 128MB 1. MT8VDDT3264H 256MB 2 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

240pin DDR2 SDRAM Unbuffered DIMMs based on 1Gb E version

4GB DDR3 SDRAM SO-DIMM Industrial

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

M1U51264DS8HC1G, M1U51264DS8HC3G and M1U25664DS88C3G are unbuffered 184-Pin Double Data Rate (DDR) Synchronous

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

DDR SDRAM UDIMM MT8VDDT3264A 256MB MT8VDDT6464A 512MB For component data sheets, refer to Micron s Web site:

512MB DDR2 SDRAM SO-DIMM

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

4GB DDR3 SDRAM SO-DIMM

4GB DDR3 SDRAM SO-DIMM Industrial

Key Features 240-pin, dual in-line memory module (DIMM) ECC 1-bit error detection and correction. Registered inputs with one-clock delay.

MEM512M72D2MVD-25A1 4 Gigabyte (512M x 72 Bit) MEM512M72D2MVD-3A1 4 Gigabyte (512M x 72 Bit)

4GB ECC DDR3 1.35V SO-DIMM

Electronics, Inc. Rev. Date: Apr. 21, 2016

4GB DDR3 SDRAM SO-DIMM

Approval Sheet. Rev 1.0. DDR3 Low Profile SODIMM. Customer. Cl-tRCD-tRP SDRAM Operating Temp 0 ~85. Date 14 th December 2016.

DDR3 SDRAM SODIMM MT8JTF12864HY 1GB MT8JTF25664HY 2GB

Features. DDR3 Registered DIMM Spec Sheet

288Pin DDR ECC SODIMM 4GB Based on 512Mx8 AQD-SD4U4GE21-SG. Advantech AQD-SD4U4GE21-SG. Datasheet. Rev

IMM128M64D1DVD8AG (Die Revision F) 1GByte (128M x 64 Bit)

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0026 PCB PART NO. :

IMM64M64D1SOD16AG (Die Revision D) 512MByte (64M x 64 Bit)

Electronics, Inc. Rev. Date: Nov. 02, 2016

2GB DDR3 SDRAM UDIMM. RoHS Compliant. Product Specifications. January 15, Version 1.2. Apacer Technology Inc.

1GB DDR2 SDRAM DIMM. RoHS Compliant. Product Specifications. August 27, Version 1.1. Apacer Technology Inc.

60 FBGA with Lead-Free & Halogen-Free (RoHS compliant)

Transcription:

ADATA Technology Corp. Memory Module Data Sheet 2GB (256M x 72-bit) Version 0.0 Document Number : R11-0852 1

Revision History Version Changes Page Date 0.0 - Initial release - 2012/3/14 2

Table of Contents 1. General Description... 4 2. Features... 4 3. Pin Assignment....5~6 4. Pin Description... 7~8 5. Block Diagram... 9~10 6. Absolute Maximum Ratings... 11 7. DC Operating Condition... 11 8. Input DC & AC Logic Level for single-ended signals.. 11 9. Input AC Logic Level for single-ended signals.12 10. IDD Specification.13 11.Speed Bins and CL,tRCD,tRP,tRC and tras for Corresponding Bin.13 12. Timing Parameters.. 14~15 13. Package Dimensions.. 16 14. Ordering Information...... 17 3

General Description: The ADATA s module is a 256Mx72 bit 2GB(2048MB) DDR3-1333(CL9)-9-9-24 SDRAM memory module. The SPD is programmed to JEDEC standard latency 1333Mbps timing of 9-9-9-24 at 1.5V. The module is composed of eight-teen 128Mx8 bit CMOS DDR3 SDRAMs in FBGA package and one 2Kbit EEPROM in 8pin TDFN package on a 204pin glass epoxy printed circuit board. The module is a Dual In-line Memory Module and intended for mounting onto 204 pins edge connector sockets. Synchronous design allows precise cycle control with the use of system clock. Data I/O transactions are possible on both edges of DQS. Range of operating frequencies, programmable latencies and burst lengths allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. Features: Power supply (Normal): VDD & VDDQ = 1.5V ± 0.075V 1.5V (SSTL_15 compatible) I/O MRS Cycle with address key programs - CAS Latency (5, 6, 7, 8, 9) - Burst Length (BL):8 and 4 with Burst Chop(BC) Bi-directional, differential data strobe (DQS and /DQS) Differential clock input (CK, /CK) operation DLL aligns DQ and DQS transition with CK transition Double-data-rate architecture; two data transfers per clock cycle 8 independent internal bank Internal (self) calibration: Internal self calibration through ZQ pin (RZQ:240 ohm±1%) Auto refresh and self refresh Average Refresh Period 7.8us at lower then TCASE 85 C, 3.9us at 85 C < TCASE 95 C 8-bit pre-fetch. On Die Termination using ODT pin. EEPROM software write protect. Lead-free and Halogen free products are RoHS Compliant 4

Pin Assignment: 204-PIN SODIMM Front 204-PIN SODIMM Back PIN Name PIN Name PIN Name PIN Name PIN Name PIN Name PIN Name PIN Name 1 VREFDQ 53 VSS 105 A1 157 DM5 2 VSS 54 DQ28 106 A2 158 VSS 3 VSS 55 DQ24 107 A0 159 DQ42 4 DQ4 56 DQ29 108 BA1 160 DQ46 5 DQ0 57 DQ25 109 VDD 161 DQ43 6 DQ5 58 VSS 110 VDD 162 DQ47 7 DQ1 59 DM3 111 CLK0 163 VSS 8 VSS 60 DQS#3 112 CLK1 164 VSS 9 VSS 61 VSS 113 /CLK0 165 DQ48 10 /DQS0 62 DQ3 114 /CLK1 166 DQ52 11 DM0 63 DQ26 115 VDD 167 DQ49 12 DQS0 64 VSS 116 VDD 168 DQ53 13 DQ2 65 DQ27 117 A10/AP 169 VSS 14 VSS 66 DQ30 118 NC/CS3# 170 VSS 15 DQ3 67 VSS 119 BA0 171 /DQS6 16 DQ6 68 DQ31 120 NC/CS2# 172 DM6 17 VSS 69 CB0 121 WE# 173 DQS6 18 DQ7 70 VSS 122 RAS# 174 DQ54 19 DQ8 71 CB1 123 VDD 175 VSS 20 VSS 72 CB4 124 VDD 176 DQ55 21 DQ9 73 VSS 125 CAS# 177 DQ50 22 DQ12 74 CB5 126 ODT0 178 VSS 23 VSS 75 /DQS8 127 CS0# 179 DQ51 24 DQ13 76 DM8 128 NC/ODT1 180 DQ60 25 /DQS1 77 DQS8 129 NC/CS1# 181 VSS 26 VSS 78 VSS 130 A13 182 DQ61 27 DQS1 79 VSS 131 VDD 183 DQ56 28 DM1 80 CB6 132 VDD 184 VSS 29 VSS 81 CB2 133 DQ32 185 DQ57 30 /RESET 82 CB7 134 DQ36 186 /DQS7 31 DQ10 83 CB3 135 DQ33 187 VSS 32 VSS 84 VREFCA 136 DQ37 188 DQS7 33 DQ11 85 VDD 137 VSS 189 DM7 34 DQ14 86 VDD 138 VSS 190 VSS 35 VSS 87 CKE0 139 DQS4# 191 DQ58 36 DQ15 88 A15 140 DM4 192 DQ62 37 DQ16 89 CKE1 141 DQS4 193 DQ59 38 VSS 90 A14 142 DQ38 194 DQ63 39 DQ17 91 BA2 143 VSS 195 VSS 40 DQ20 92 A9 144 DQ39 196 VSS 41 VSS 93 VDD 145 DQ34 197 SA0 42 DQ21 94 VDD 146 VSS 198 EVENT# 43 /DQS2 95 A12/BC# 147 DQ35 199 VDDSPD 44 DM2 96 A11 148 DQ44 200 SDA 45 DQS2 97 A8 149 VSS 201 SA1 46 VSS 98 A7 150 DQ45 202 SCL 5

47 VSS 99 A5 151 DQ40 203 VTT 48 DQ22 100 A6 152 VSS 204 VTT 49 DQ18 101 VDD 153 DQ41 50 DQ23 102 VDD 154 DQS5# 51 DQ19 103 A3 155 VSS 52 VSS 104 A4 156 DQS5 6

Pin Description: PIN NAME FUNCTION CK0~CK1 /CK0~/CK1 System Clock Active on the positive and negative edge to sample all inputs. CKE0 Clock Enable Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least on cycle prior new command. Disable input buffers for power down in standby /S0~/S1 Chip Select Disables or Enables device operation by masking or enabling all input except CK, CKE and L(U)DQM A0~A13 Address Row / Column address are multiplexed on the same pins. (Row Address: A0~A13, Column Address: A0~A9, Auto precharge: A10/AP) BA0~BA2 DQ0~DQ63 CB0~CB7 DQS0~DQS8, /DQS0~/DQS8 Banks Select Data Data Strobe Selects bank to be activated during row address latch time. Selects bank for read / write during column address latch time. Data and check bit inputs / outputs are multiplexed on the same pins. Bi-directional Data Strobe DM0~DM8 Data Mask Mask input data when DM is high. /RAS Row Address Strobe Latches row addresses on the positive edge of the CK with /RAS low /CAS Column Address Strobe Latches Column addresses on the positive edge of the CK with /CAS low /WE Write Enable Enables write operation and row recharge. VDD / VSS Power Supply/Ground Power and Ground for the input buffers and the core logic. VREFDQ Power Supply reference Power Supply for reference.dq,dm.vdd/2 VREFCA Power Supply reference Power Supply for reference. Command, address, & control.vdd/2 VTT Power Supply Termination voltage. Used for address, command & control.vdd/2 VDDSPD SPD Power Supply Serial EEPROM power Supply SDA Serial data I/O EEPROM serial data I/O 7

SCL Serial clock EEPROM clock input SA0~SA1 Address in EEPROM EEPROM address input ODT0,ODT1 On Die Termination When high, termination resistance is enabled for all DQ, /DQ and DM pins, assuming the function is enabled in the Extended Mode Register Set. TEST The TEST pin is reserved for bus analysis tools. /RESET /RESET In Active Low. This signal resets the DDR3 SDRAM 8

Block Diagram: 9

10

Absolute Maximum Ratings: Parameter Symbol Value Unit Voltage on VDD supply relative to Vss VDD -0.4 ~ 1.975 V Voltage on VDDQ pin relative to Vss VDDQ -0.4 ~1.975 V Voltage on any pin relative to Vss VIN, Vout -0.4 ~ 1.975 V Storage temperature TStg -55 ~ +100 Note: DDR3 SDRAM component specification. Operation Temperature Condition Parameter Symbol Value Unit Note Normal Operating Temperature Range TC 0~+85 1 Extended Temperature Range (Optional) TC +85~+95 1 Note: (1) If the DRAM case temperature is above 85, the Auto-Refresh command interval has to be reduced to trefi=3.9us. DC Operating Condition: Voltage referenced to Vss = 0V, VDD&VDDQ=1.5V±0.075V, Tc = 0 to 85 Parameter Symbol Min Max Unit Note Supply Voltage VDD 1.425 1.575 V 1,2 VDDSPD 3 3.6 V Supply Voltage for Output VDDQ 1.425 1.575 V 1,2 I/O Reference Voltage(CMD/ADD) VREFCA, (DC) 0.49 x VDDQ 0.51 x VDDQ V 3,4 I/O Reference Voltage(DQ) VREFDQ, (DC) 0.49 x VDDQ 0.51 x VDDQ V 3,4 Termination Voltage VTT VDDQ/2 VDDQ/2 V Note: (1) Under all conditions VDDQ must be less than or equal to VDD. (2) VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together. (3) The AC peak noise on VREF may not allow VREF to deviate from VREF(DC) by more than ±1% VDD (for reference: approx. ±15mV) (4) For reference: approx. VDD/2 ±15mV 11

Input DC & AC Logic Level for single-ended signals: Parameter Symbol Min Max Unit Note DC Input logic high voltage VIH (DC) VREF+100 VDD mv 1 DC Input logic low voltage VIL (DC) VSS VREF-100 mv 1 AC input logic high VIH(AC) VREF + 175 - mv 1,2 AC input logic low VIL(AC) - VREF 175 mv 1,2 Note: 1. For DQ and DM, VREF = VREFDQ. For input only pins except RESET, or VREF = VREFCA. 2. See "Overshoot and Undershoot specifications" on component datasheet Input AC Logic Level for single-ended signals: Parameter Symbol Min Max Unit Note Differential input high VIHdiff +0.2 Note 3 V 1 Differential input low VILdiff Note 3-0.2 V 1 Differential input high AC VIHdiff(AC) 2 (VIH(ac)-Vref) Note 3 V 2 Differential input low AC VILdiff (AC) Note 3 2 x (Vref - VIL(ac)) V 2 Notes: 1. Used to define a differential signal slew-rate. 2. For CK - CK use VIH/VIL(ac) of ADD/CMD and VREFCA; for DQS - DQS, DQSL - DQSL, DQSU - DQSU use VIH/VIL(ac) of DQs and VREFDQ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. 3. These values are not defined, however they single-ended signals CK, /CK, DQS, /DQS, DQSL, /DQSL, DQSU, /DQSU need to be within the respective limits (VIH(dc) max, VIL(dc)min) for single-ended signals as well as the limitations for overshoot and undershoot on Component Datasheet. 12

IDD Specification: Symbol Condition Typical Unit IDD0 Operating One Bank Active-Precharge Current 738 ma IDD1 Operating One Bank Active-Read-Precharge Current 873 ma IDD2P0 Precharge Power-Down Current Slow Exit 216 ma IDD2P1 Precharge Power-Down Current Fast Exit 540 ma IDD2Q Precharge Quiet Standby Current 810 ma IDD2N Precharge Standby Current 810 ma IDD3P Active Power-Down Current 630 ma IDD3N Active Standby Current 810 ma IDD4W Operating Burst Write Current 1323 ma IDD4R Operating Burst Read Current 1278 ma IDD5B Burst Refresh Current 1368 ma IDD6 Self Refresh Current: Normal Temperature Range 144 ma IDD7 Operating Bank Interleave Read Current 2313 ma Note: IDD current measure method and detail patterns are described on DDR3 component datasheet. Only for reference. Speed Bins and CL,tRCD,tRP,tRC and tras for Corresponding Bin: Speed DDR3-1333 Bin(CL-tRCD-tRP) 9-9-9 Units Parameter Min CL 9 tck trcd 13.125 ns trc 49.125 ns trrd 6 ns tck 1.5 ns tras 36 ns trp 13.125 ns trfc 110 Ns 13

Timing Parameters: Symbol AC Characteristics Parameter Min Max Unit tck(dll_off) Minimum Clock Cycle Time (DLL off mode) 8 - ns tch(avg) Average high pulse width 0.47 0.53 tck(avg) tcl(avg) Average low pulse width 0.47 0.53 tck(avg) tdqsq DQS, DQS# to DQ skew, per group, per access - 125 ps tqh DQ output hold time from DQS, DQS# 0.38 - tck(avg) tds(base) tdh(base) Data setup time to DQS, DQS# referenced to Vih(ac) / Vil(ac) levels Data hold time from DQS, DQS# referenced to Vih(dc) / Vil(dc) levels 30 - ps 65 - ps tdipw DQ and DM Input pulse width for each input 400 - ps trpre DQS,DQS# differential READ Preamble 0.9 - tck(avg) trpst DQS, DQS# differential READ Postamble 0.3 - tck(avg) tqsh DQS, DQS# differential output high time 0.40 - tck(avg) tqsl DQS, DQS# differential output low time 0.40 - tck(avg) twpre DQS, DQS# differential WRITE Preamble 0.9 - tck(avg) twpst DQS, DQS# differential WRITE Postamble 0.3 - tck(avg) tdqsck DQS, DQS# rising edge output access time from rising CK, CK# -255 255 ps tlz DQ, DQS and DQS# low-impedance time -500 250 ps thz DQ, DQS and DQS# high-impedance time - 250 ps tdqsl DQS, DQS# differential input low pulse width 0.45 0.55 tck(avg) tdqsh DQS, DQS# differential input high pulse width 0.45 0.55 tck(avg) tdqss DQS, DQS# rising edge to CK, CK# rising edge -0.25 0.25 tck(avg) tdss DQS, DQS# falling edge setup time to CK, CK# rising edge 0.2 - tck(avg) tdsh DQS, DQS# falling edge hold time from CK, CK# rising edge 0.2 - tck(avg) trtp Internal READ Command to PRECHARGE Command delay max(4nck,7.5ns) - - twtr Delay from start of internal write transaction to internal read command max(4nck,7.5ns) - - twr WRITE recovery time 15 - ns tmrd Mode Register Set command cycle time 4 - nck tis(base) Command and Address setup time to CK, CK# referenced to 65 - ps 14

tih(base) txp Vih(ac) / Vil(ac) levels Command and Address hold time from CK, CK# referenced to Vih(dc) / Vil(dc) levels Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL 140 - ps max(3nck,6ns) - - tcke CKE minimum pulse width max(3nck,5.625ns) - - trefi Average Periodic Refresh interval 85 <TCASE <95 /3.9 0 <TCASE <85 /7.8 us 15

Package Dimensions: Ordering Information: 16

SU 3 B 1 3 3 3 B 2G 9 X X X 1-2 3 4 5-8 9 1011 12 13-15 1-2. Brand+Family Code 9. Component Config Code SU: ADATA B:128MX8 3. Generation 10-11. Capacity 3: DDR3 2G: 2GB D: DDR3L 4G: 4GB 4. DRAM Type 12. CAS Latency B: ECC SO-DIMM 9: CL9 11: CL11 5-8. Clock Speed 1333: 1333MHz 13-15. Package Code 17