FEATURES: PRODUCT DESCRIPTION. Data Sheet

Similar documents
1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

4 Megabit (512K x8) Multi-Purpose Flash SST39SF040

512 Kbit / 1 Mbit / 2 Mbit (x8) Multi-Purpose Flash SST39SF512A / SST39SF010A / SST39SF020A

2 Mbit / 4 Mbit MPF with Block-Protection SST39SF020P / SST39SF040P / SST39VF020P / SST39VF040P

16 Mbit (x16) Multi-Purpose Flash SST39LF160 / SST39VF160

SST 29EE V-only 1 Megabit Page Mode EEPROM

512 Kbit (64K x8) Page-Write EEPROM SST29EE512

4 Mbit Flash + 1 Mbit SRAM ComboMemory SST31LF041 / SST31LF041A

GLS29EE512 Small-Sector Flash 512 Kbit (64K x8) Page-Write EEPROM

1 Mbit / 2 Mbit / 4 Mbitsn(x8) Many-Time Programmable Flash GLS37VF010 / GLS37VF020 / GLS37VF040

SST 29EE V-only 512 Kilobit Page Mode EEPROM

1 Megabit Serial Flash EEPROM SST45LF010

8 Mbit / 16 Mbit (x16) Multi-Purpose Flash SST39LF800 / SST39LF160 / SST39VF800 / SST39VF160

2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash SST39LF200A / SST39LF400A / SST39LF800A SST39VF200A / SST39VF400A / SST39VF800A

2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash SST39LF200A / SST39LF400A / SST39LF800A SST39VF200A / SST39VF400A / SST39VF800A

2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash SST39LF200A / SST39LF400A / SST39LF800A SST39VF200A / SST39VF400A / SST39VF800A

4 Mbit (x16) Multi-Purpose Flash SST39WF400B

32 Mbit (x16) Multi-Purpose Flash Plus SST39VF3201B / SST39VF3202B

8 Mbit SPI Serial Flash SST25VF080

16 Mbit / 32 Mbit / (x16) Multi-Purpose Flash Plus SST39VF1601 / SST39VF3201 SST39VF1602 / SST39VF3202

16 Mbit / 32 Mbit / 64 Mbit (x16) Multi-Purpose Flash Plus SST39VF1601 / SST39VF3201 / SST39VF6401 SST39VF1602 / SST39VF3202 / SST39VF6402

16 Mbit (x8) Multi-Purpose Flash Plus SST39VF1681 / SST39VF1682

512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit SPI Serial Flash SST25VF512 / SST25VF010 / SST25VF020 / SST25VF040

2 Mbit SPI Serial Flash SST25VF020

2 Mbit / 4 Mbit SPI Serial Flash SST25VF020 / SST25VF040

1 Mbit SPI Serial Flash SST25VF010

4 Mbit (512K x8) SuperFlash EEPROM GLS28SF040A / GLS28VF040A

8 Mbit / 16 Mbit SPI Serial Flash SST25VF080 / SST25VF016

SST39LF010/020/040 and SST39VF010/020/040

Pm39F010 / Pm39F020 / Pm39F040

Pm39LV512 / Pm39LV010 / Pm39LV020 / Pm39LV040

Multi-Purpose Flash (MPF) + SRAM ComboMemory SST32HF802 / SST32HF162 / SST32HF164

64 Mbit (x16) Multi-Purpose Flash Plus SST39VF6401B / SST39VF6402B

512 Kbit SPI Serial Flash SST25VF512

64 Mbit (x16) Advanced Multi-Purpose Flash Plus SST38VF6401 / SST38VF6402 / SST38VF6403 / SST38VF6404

512 Kbit SPI Serial Flash SST25VF512A

2 Mbit SPI Serial Flash SST25VF020

Multi-Purpose Flash (MPF) + SRAM ComboMemory SST32HF202 / SST32HF402 / SST32HF802

1-megabit (64K x 16) 5-volt Only Flash Memory AT49F1024A Features Description Pin Configurations

1-Megabit (128K x 8) Low Voltage Paged Parallel EEPROMs AT28LV010

512 Kbit SPI Serial Flash SST25VF512

8 Mbit (x16) Multi-Purpose Flash Plus SST39VF801C / SST39VF802C / SST39LF801C / SST39LF802C

2 Mbit SPI Serial Flash SST25LF020A

Product Change Notification - SYST-13FJDM513

32 Mbit SPI Serial Flash SST25VF032B

FEATURES. Single Power Supply Operation - Low voltage range: 2.70 V V

1-Megabit (128K x 8) 5-volt Only Flash Memory AT29C010A. Features. Description. Pin Configurations

4-Megabit (512K x 8) 5-volt Only CMOS Flash Memory AT49F040 AT49F040T AT49F040/040T AT49F040/040T. Features. Description. Pin Configurations

CAT28C K-Bit Parallel EEPROM

AT49BV004(T) TSOP Top View Type 1 1. AT49BV4096A(T) TSOP Top View Type 1 A16 BYTE GND I/O7 I/O14 I/O6 I/O13 I/O5 I/O12 I/O4 VCC I/O11 I/O3 I/O10 I/O2

4 Megabit (512K x8) SuperFlash EEPROM SST28SF040A / SST28VF040A

4 Megabit Firmware Hub SST49LF004

64K (8K x 8) Battery-Voltage Parallel EEPROM with Page Write and Software Data Protection AT28BV64B

4 Mbit (x16) Multi-Purpose Flash Plus SST39VF401C / SST39VF402C SST39LF401C / SST39LF402C

32 Mbit (x8/x16) Concurrent SuperFlash GLS36VF3203 / GLS36VF3204

64 Mbit SPI Serial Dual I/O Flash SST25VF064C

CAT28C17A 16K-Bit CMOS PARALLEL EEPROM

S-2812A/2817A. Rev.1.1. CMOS 16K-bit PARALLEL E 2 PROM

1-Megabit (128K x 8) Low Voltage Paged Parallel EEPROMs

16 Mbit SPI Serial Flash T25VF016B

The Am29F040B is not offered for new designs. Please contact your Spansion representative for alternates.

16 Mbit (x8/x16) Concurrent SuperFlash GLS36VF1601G / GLS36VF1602G

1-megabit (64K x 16) 5-volt Only Flash Memory AT49F1024 AT49F1025

Battery-Voltage. 16K (2K x 8) Parallel EEPROMs AT28BV16. Features. Description. Pin Configurations

DIP Top View A18 A16 A15 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 I/O1 I/O2 GND VCC A17 A14 A13 A8 A9 A11 A10 I/O7 I/O6 I/O5 I/O4 I/O3 VCC A18 A17

Am29F040B. Data Sheet

8 Mbit Firmware Hub SST49LF008A

2 Mbit / 4 Mbit Firmware Hub SST49LF002A / SST49LF004A

256K (32K x 8) 3-volt Only Flash Memory

4-megabit (512K x 8) Single 2.7-volt Battery-Voltage Flash Memory AT49BV040 AT49BV040T AT49LV040 AT49LV040T

16 Mbit SPI Serial Flash SST25VF016B

1-megabit (128K x 8) Paged Parallel EEPROM AT28C010

256K-Bit PARALLEL EEPROM

Battery-Voltage. 256K (32K x 8) Parallel EEPROMs AT28BV256. Features. Description. Pin Configurations

3.3 Volt, Byte Alterable E 2 PROM

1 Megabit (128K x8) Page-Mode EEPROM SST29EE010 / SST29LE010 / SST29VE010

Am29LV040B. 4 Megabit (512 K x 8-Bit) CMOS 3.0 Volt-only, Uniform Sector 32-Pin Flash Memory DISTINCTIVE CHARACTERISTICS

1-megabit (64K x 16) 3-volt Only Flash Memory AT49LV1024 AT49LV1025

8 Mbit SPI Serial Flash T25VF080B

FM16W08 64Kb Wide Voltage Bytewide F-RAM

128Kx8 CMOS MONOLITHIC EEPROM SMD

4 Mbit SPI Serial Flash SST25VF040B

Am29F004B. 4 Megabit (512 K x 8-Bit) CMOS 5.0 Volt-only Boot Sector Flash Memory DISTINCTIVE CHARACTERISTICS

1-Megabit (128K x 8) 5-volt Only Flash Memory AT29C010A. Features. Description. Pin Configurations

8 Mbit SPI Serial Flash SST25VF080B

4-megabit (512K x 8) Single 2.7-volt Battery-Voltage Flash Memory AT49BV040 AT49LV040

High Temperature 128MB SPI Serial Flash Memory Module

4-Megabit (512K x 8) 5-volt Only 256-Byte Sector Flash Memory AT29C040A. Features. Description. Pin Configurations

2 Mbit SPI Serial Flash SST25VF020B

Am29F010B. For More Information Please contact your local sales office for additional information about Spansion memory solutions.

Am27C Kilobit (8 K x 8-Bit) CMOS EPROM DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM V CC V SS V PP

FM1608B 64Kb Bytewide 5V F-RAM Memory

256 (32K x 8) High-speed Parallel EEPROM AT28HC256N. Features. Description. Pin Configurations

DIP Top View VCC WE A17 NC A16 A15 A12 A14 A13 A8 A9 A11 A7 A6 A5 A4 A3 A2 A1 A0 I/O0 A10 CE I/O7 I/O6 I/O5 I/O4 I/O3 I/O1 I/O2 GND.

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

CAT28LV kb CMOS Parallel EEPROM

Am27C Megabit (256 K x 8-Bit) CMOS EPROM DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM V CC V SS V PP

64K (8K x 8) High Speed Parallel EEPROM with Page Write and Software Data Protection AT28HC64BF

FM18L08 256Kb Bytewide FRAM Memory

Transcription:

2 Kbit / Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash FEATURES: SST39LF/VF2 / 00 / 020 / 0403.0 & 2.7V 2Kb / Mb / 2Mb / 4Mb (x8) MPF memories Organized as 4K x8 / 28K x8 / 2K x8 / 2K x8 Single Voltage Read and Write Operations 3.0-3.V for SST39LF2/00/020/040 2.7-3.V for SST39VF2/00/020/040 Superior Reliability Endurance: 00,000 Cycles (typical) Greater than 00 years Data Retention Low Power Consumption (typical values at 4 MHz) Active Current: ma (typical) Standby Current: µa (typical) Sector-Erase Capability Uniform 4 KByte sectors Fast Read Access Time: 4 ns for SST39LF2/00/020/040 ns for SST39LF020/040 70 ns for SST39VF2/00/020/040 Latched Address and Data Fast Erase and Byte-Program: Sector-Erase Time: 8 ms (typical) Chip-Erase Time: 70 ms (typical) Byte-Program Time: 4 µs (typical) Chip Rewrite Time: second (typical) for SST39LF/VF2 2 seconds (typical) for SST39LF/VF00 4 seconds (typical) for SST39LF/VF020 8 seconds (typical) for SST39LF/VF040 Automatic Write Timing Internal V PP Generation End-of-Write Detection Toggle Bit Data# Polling CMOS I/O Compatibility JEDEC Standard Flash EEPROM Pinouts and command sets Packages Available 32-lead PLCC 32-lead TSOP (8mm x 4mm) 48-ball TFBGA (mm x 8mm) 34-ball WFBGA (4mm x mm) for M and 2M All non-pb (lead-free) devices are RoHS compliant PRODUCT DESCRIPTION The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 are 4K x8, 28K x8, 2K x8 and 24K x8 CMOS Multi-Purpose Flash (MPF) manufactured with SST s proprietary, high performance CMOS SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST39LF2/ 00/020/040 devices write (Program or Erase) with a 3.0-3.V power supply. The SST39VF2/00/020/040 devices write with a 2.7-3.V power supply. The devices conform to JEDEC standard pinouts for x8 memories. Featuring high performance Byte-Program, the SST39LF2/00/020/040 and SST39VF2/00/020/ 040 devices provide a maximum Byte-Program time of 20 µsec. These devices use Toggle Bit or Data# Polling to indicate the completion of Program operation. To protect against inadvertent write, they have on-chip hardware and Software Data Protection schemes. Designed, manufactured, and tested for a wide spectrum of applications, they are offered with a guaranteed typical endurance of 0,000 cycles. Data retention is rated at greater than 00 years. The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 devices are suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, they significantly improves performance and reliability, while lowering power consumption. They inherently use less energy during Erase and Program than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. These devices also improve flexibility while lowering the cost for program, data, and configuration storage applications. The SuperFlash technology provides fixed Erase and Program times, independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. To meet surface mount requirements, the SST39LF2/ 00/020/040 and SST39VF2/00/020/040 devices are offered in 32-lead PLCC and 32-lead TSOP packages. The SST39LF/VF00 and SST39LF/VF020 are also offered in a 48-ball TFBGA package. See Figures 2, 3, 4, and for pin assignments. 2009 Silicon Storage Technology, Inc. S70--000 02/09 The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc. MPF is a trademark of Silicon Storage Technology, Inc. These specifications are subject to change without notice.

Device Operation Commands are used to initiate the memory operation functions of the device. Commands are written to the device using standard microprocessor write sequences. A command is written by asserting low while keeping low. The address bus is latched on the falling edge of or, whichever occurs last. The data bus is latched on the rising edge of or, whichever occurs first. Read The Read operation of the SST39LF2/00/020/040 and SST39VF2/00/020/040 device is controlled by and, both have to be low for the system to obtain data from the outputs. is used for device selection. When is high, the chip is deselected and only standby power is consumed. is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either or is high. Refer to the Read cycle timing diagram for further details (Figure ). Byte-Program Operation The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 are programmed on a byte-by-byte basis. Before programming, the sector where the byte exists must be fully erased. The Program operation is accomplished in three steps. The first step is the three-byte load sequence for Software Data Protection. The second step is to load byte address and byte data. During the Byte-Program operation, the addresses are latched on the falling edge of either or, whichever occurs last. The data is latched on the rising edge of either or, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth or, whichever occurs first. The Program operation, once initiated, will be completed, within 20 µs. See Figures 7 and 8 for and controlled Program operation timing diagrams and Figure 7 for flowcharts. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored. Sector-Erase Operation The Sector-Erase operation allows the system to erase the device on a sector-by-sector basis. The sector architecture is based on uniform sector size of 4 KByte. The Sector- Erase operation is initiated by executing a six-byte command sequence with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The sector address is latched on the falling edge of the sixth pulse, while the command (30H) is latched on the rising 2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash edge of the sixth pulse. The internal Erase operation begins after the sixth pulse. The End-of-Erase can be determined using either Data# Polling or Toggle Bit methods. See Figure for timing waveforms. Any commands written during the Sector-Erase operation will be ignored. Chip-Erase Operation The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 devices provide a Chip-Erase operation, which allows the user to erase the entire memory array to the s state. This is useful when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte Software Data Protection command sequence with Chip-Erase command (0H) with address H in the last byte sequence. The internal Erase operation begins with the rising edge of the sixth or, whichever occurs first. During the internal Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 4 for the command sequence, Figure 2 for timing diagram, and Figure 20 for the flowchart. Any commands written during the Chip- Erase operation will be ignored. Write Operation Status Detection The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 devices provide two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system write cycle time. The software detection includes two status bits: Data# Polling (DQ 7 ) and Toggle Bit (DQ ). The End-of-Write detection mode is enabled after the rising edge of which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either DQ 7 or DQ. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. 2

Data# Polling (DQ 7 ) When the SST39LF2/00/020/040 and SST39VF2/ 00/020/040 are in the internal Program operation, any attempt to read DQ 7 will produce the complement of the true data. Once the Program operation is completed, DQ 7 will produce true data. Note that even though DQ 7 may have valid data immediately following completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of µs. During internal Erase operation, any attempt to read DQ 7 will produce a 0. Once the internal Erase operation is completed, DQ 7 will produce a. The Data# Polling is valid after the rising edge of fourth (or ) pulse for Program operation. For Sector- or Chip-Erase, the Data# Polling is valid after the rising edge of sixth (or ) pulse. See Figure 9 for Data# Polling timing diagram and Figure 8 for a flowchart. Toggle Bit (DQ ) During the internal Program or Erase operation, any consecutive attempts to read DQ will produce alternating 0 s and s, i.e., toggling between 0 and. When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth (or ) pulse for Program operation. For Sector- or Chip- Erase, the Toggle Bit is valid after the rising edge of sixth (or ) pulse. See Figure 0 for Toggle Bit timing diagram and Figure 8 for a flowchart. Data Protection The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 provide both hardware and software features to protect nonvolatile data from inadvertent writes. Hardware Data Protection Noise/Glitch Protection: A or pulse of less than ns will not initiate a Write cycle. V DD Power Up/Down Detection: The Write operation is inhibited when V DD is less than.v. Write Inhibit Mode: Forcing low, high, or high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. Software Data Protection (SDP) The SST39LF2/00/020/040 and SST39VF2/00/ 020/040 provide the JEDEC approved Software Data Protection scheme for all data alteration operation, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte load sequence. These devices are shipped with the Software Data Protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to read mode, within T RC. Product Identification The Product Identification mode identifies the devices as the SST39LF/VF2, SST39LF/VF00, SST39LF/VF020 and SST39LF/VF040 and manufacturer as SST. This mode may be accessed by software operations. Users may use the Software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Table 4 for software operation, Figure 3 for the Software ID Entry and Read timing diagram, and Figure 9 for the Software ID entry command sequence flowchart. TABLE : Product Identification Address Data Manufacturer s ID 0000H BFH Device ID SST39LF/VF2 000H D4H SST39LF/VF00 000H DH SST39LF/VF020 000H DH SST39LF/VF040 000H D7H Product Identification Mode Exit/Reset T. 0 In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exit is accomplished by issuing the Software ID Exit command sequence, which returns the device to the Read operation. Please note that the Software ID Exit command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 4 for timing waveform, and Figure 9 for a flowchart. 3

2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash X-Decoder SuperFlash Memory Memory Address Address Buffers & Latches Y-Decoder Control Logic I/O Buffers and Data Latches DQ 7 - DQ 0 FIGURE : Functional Block Diagram 0 B. FIGURE A2 A A A2 A A A2 A A A2 A SST39LF/VF040 SST39LF/VF020 SST39LF/VF00 SST39LF/VF2 SST39LF/VF2 SST39LF/VF00 SST39LF/VF020 SST39LF/VF040 4 3 2 32 3 30 A7 A A A7 A A A7 A A A7 A A 7 29 28 27 A4 A3 A8 A4 A3 A8 A4 A3 A8 A4 A3 A8 A4 A4 A4 A4 8 2 A9 A9 A9 A9 32-lead PLCC A3 A3 A3 A3 9 2 A A A A Top View A2 A2 A2 A2 0 24 A A0 DQ0 A A0 DQ0 A A0 DQ0 A A0 DQ0 2 3 23 22 2 A0 DQ7 A0 DQ7 A0 DQ7 A0 DQ7 4 7 8 9 20 2: Pin Assignments for 32-lead PLCC SST39LF/VF040 SST39LF/VF020 SST39LF/VF00 SST39LF/VF2 SST39LF/VF2 SST39LF/VF00 SST39LF/VF020 SST39LF/VF040 A8 VDD A7 VDD A7 VDD VDD DQ DQ2 VSS DQ3 DQ4 DQ DQ DQ DQ2 VSS DQ3 DQ4 DQ DQ DQ DQ2 VSS DQ3 DQ4 DQ DQ DQ DQ2 VSS DQ3 DQ4 DQ DQ 0 32-plcc NH P4.3 4

SST39LF/VF040 SST39LF/VF020 SST39LF/VF00 SST39LF/VF2 SST39LF/VF2 SST39LF/VF00 SST39LF/VF020 SST39LF/VF040 A A9 A8 A3 A4 A7 V DD A8 A A A2 A7 A A A4 A A9 A8 A3 A4 A7 V DD A A A2 A7 A A A4 A A9 A8 A3 A4 V DD A A A2 A7 A A A4 A A9 A8 A3 A4 V DD A A2 A7 A A A4 2 3 4 7 8 9 0 2 3 4 Standard Pinout Top View Die Up 32 3 30 29 28 27 2 2 24 23 22 2 20 9 8 7 A0 DQ7 DQ DQ DQ4 DQ3 V SS DQ2 DQ DQ0 A0 A A2 A3 A0 DQ7 DQ DQ DQ4 DQ3 V SS DQ2 DQ DQ0 A0 A A2 A3 A0 DQ7 DQ DQ DQ4 DQ3 V SS DQ2 DQ DQ0 A0 A A2 A3 A0 DQ7 DQ DQ DQ4 DQ3 V SS DQ2 DQ DQ0 A0 A A2 A3 0 32-tsop WH P.0 FIGURE 3: Pin Assignments for 32-lead TSOP (8mm x 4mm) TOP VIEW (balls facing down) TOP VIEW (balls facing down) SST39LF/VF00 SST39LF/VF020 4 3 2 A4 A3 A A9 A8 A A7 A3 A4 A A2 A VSS A2 A0 DQ DQ7 DQ VDD DQ4 DQ2 DQ3 VDD A DQ0 DQ A A0 VSS 0 48-tfbga B3K P2.0 4 3 2 A4 A3 A A9 A8 A A7 A3 A4 A A2 A A7 A2 VSS A0 DQ DQ7 DQ VDD DQ4 DQ2 DQ3 VDD A DQ0 DQ A A0 VSS 0 48-tfbga B3K P3.0 A B C D E F G H A B C D E F G H TOP VIEW (balls facing down) SST39LF/VF040 4 3 2 A4 A3 A A9 A8 A A7 A3 A8 A4 A A2 A A7 A2 VSS A0 DQ DQ7 DQ VDD DQ4 DQ2 DQ3 VDD A DQ0 DQ A A0 VSS 0 48-tfbga B3K P4.0 A B C D E F G H FIGURE 4: Pin Assignment for 48-ball TFBGA (mm x 8mm) for Mbit, 2 Mbit, and 4 Mbit

TOP VIEW (balls facing down) FIGURE 4 3 2 A2 A A0 V SS A7 V DD A A2 A8 A4 A8 A A A9 A3 A7 A A A4 : Pin Assignment for 34-ball WFBGA (4mm x mm) for Mbit and 2 Mbit 2 A3 A0 DQ7 A0 A2 DQ DQ3 DQ2 DQ0 A DQ DQ4 V SS DQ A B C D E F G H J Note: For SST39LF020, ball B3 is "No Connect" For SST39LF00, balls B3 and A are "No Connect" 0 34-wfbga MM P.0 TABLE 2: Pin Description Symbol Pin Name Functions A MS -A 0 Address Inputs To provide memory addresses. During Sector-Erase A MS -A 2 address lines will select the sector. During Block-Erase A MS -A address lines will select the block. DQ 7 -DQ 0 Data Input/output To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a Write cycle. The outputs are in tri-state when or is high. Chip Enable To activate the device when is low. Output Enable To gate the data output buffers. Write Enable To control the Write operations. V DD Power Supply To provide power supply voltage: 3.0-3.V for SST39LF2/00/020/040 2.7-3.V for SST39VF2/00/020/040 V SS Ground No Connection Unconnected pins.. A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020, and A 8 for SST39LF/VF040 T2. 0 TABLE 3: Operation Modes Selection Mode DQ Address Read V IL V IL V IH D OUT A IN Program V IL V IH V IL D IN A IN Erase V IL V IH V IL X Sector address, XXH for Chip-Erase Standby V IH X X High Z X Write Inhibit X V IL X High Z/ D OUT X X X V IH High Z/ D OUT X Product Identification Software Mode V IL V IL V IH See Table 4. X can be V IL or V IH, but no other value. T3.4 0

TABLE Command Sequence 4: Software Command Sequence st Bus Write Cycle Addr 2nd Bus Write Cycle 3rd Bus Write Cycle 4th Bus Write Cycle th Bus Write Cycle th Bus Write Cycle Data Addr Data Addr Data Addr Data Addr Data Addr Data Byte-Program H AAH 2AAAH H H A0H BA 2 Data Sector-Erase H AAH 2AAAH H H 80H H AAH 2AAAH H SA 3 X 30H Chip-Erase H AAH 2AAAH H H 80H H AAH 2AAAH H H 0H Software ID Entry 4, H AAH 2AAAH H H 90H Software ID Exit XXH F0H Software ID Exit H AAH 2AAAH H H F0H. Address format A 4 -A 0 (Hex), Address A can be V IL or V IH, but no other value, for the Command sequence for SST39LF/VF2. Addresses A MS -A can be V IL or V IH, but no other value, for the Command sequence. A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020, and A 8 for SST39LF/VF040 2. BA = Program Byte address 3. SA X for Sector-Erase; uses A MS -A 2 address lines 4. The device does not remain in Software Product ID mode if powered down.. With A MS -A = 0; SST Manufacturer s ID = BFH, is read with A 0 = 0, SST39LF/VF2 Device ID = D4H, is read with A 0 =, SST39LF/VF00 Device ID = DH, is read with A 0 =, SST39LF/VF020 Device ID = DH, is read with A 0 =, SST39LF/VF040 Device ID = D7H, is read with A 0 =.. Both Software ID Exit operations are equivalent T4.2 0 Absolute Maximum Stress Ratings (Applied conditions greater than those listed under Absolute Maximum Stress Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) Temperature Under Bias.................................................................... - C to +2 C Storage Temperature....................................................................... - C to +0 C D. C. Voltage on Any Pin to Ground Potential.................................................. -0.V to V DD +0.V Transient Voltage (<20 ns) on Any Pin to Ground Potential...................................... -2.0V to V DD +2.0V Voltage on A 9 Pin to Ground Potential...........................................................-0.V to 3.2V Package Power Dissipation Capability (Ta = 2 C).........................................................0W Surface Mount Solder Reflow Temperature.................................................20 C for 0 seconds Output Short Circuit Current 2......................................................................... 0 ma. Excluding certain with-pb 32-PLCC units, all packages are 20 C capable in both non-pb and with-pb solder versions. Certain with-pb 32-PLCC package types are capable of 240 C for 0 seconds; please consult the factory for the latest information. 2. Outputs shorted for no more than one second. No more than one output shorted at a time. Operating Range for SST39LF2/00/020/040 Range Ambient Temp V DD Commercial 0 C to +70 C 3.0-3.V Operating Range for SST39VF2/00/020/040 Range Ambient Temp V DD Commercial 0 C to +70 C 2.7-3.V Industrial -40 C to +8 C 2.7-3.V AC Conditions of Test Input Rise/Fall Time............... ns Output Load C L = 30 pf for SST39LF2/00/020/040 C L = 00 pf for SST39VF2/00/020/040 See Figures and 7

2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash TABLE : DC Operating Characteristics -V DD = 3.0-3.V for SST39LF2/00/020/040 and 2.7-3.V for SST39VF2/00/020/040 Limits Symbol Parameter Min Max Units Test Conditions I DD Power Supply Current Address input=v ILT /V IHT, at f=/t RC Min V DD =V DD Max Read 2 20 ma =V IL, ==V IH, all I/Os open Program and Erase 3 30 ma ==V IL, =V IH I SB Standby V DD Current µa =V IHC, V DD =V DD Max I LI Input Leakage Current µa V IN =GND to V DD, V DD =V DD Max I LO Output Leakage Current 0 µa V OUT =GND to V DD, V DD =V DD Max V IL Input Low Voltage 0.8 V V DD =V DD Min V IH Input High Voltage 0.7V DD V V DD =V DD Max V IHC Input High Voltage (CMOS) V DD -0.3 V V DD =V DD Max V OL Output Low Voltage 0.2 V I OL =00 µa, V DD =V DD Min V OH Output High Voltage V DD -0.2 V I OH =-00 µa, V DD =V DD Min. Typical conditions for the Active Current shown on the front data sheet page are average values at 2 C (room temperature), and V DD = 3V for VF devices. Not 00% tested. 2. Values are for 70 ns conditions. See the Multi-Purpose Flash Power Rating application note for further information. 3. 30 ma max for Erase operations in the industrial temperature range. TABLE : Recommended System Power-up Timings Symbol Parameter Minimum Units T PU-READ Power-up to Read Operation 00 µs T PU-WRITE Power-up to Program/Erase Operation 00 µs. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. T.7 0 T. 0 TABLE 7: Capacitance (Ta = 2 C, f= Mhz, other pins open) Parameter Description Test Condition Maximum C I/O I/O Pin Capacitance V I/O = 0V 2 pf C IN Input Capacitance V IN = 0V pf T7.0 0. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. TABLE 8: Reliability Characteristics Symbol Parameter Minimum Specification Units Test Method N,2 END Endurance 0,000 Cycles JEDEC Standard A7 T DR Data Retention 00 Years JEDEC Standard A03 I LTH Latch Up 00 + I DD ma JEDEC Standard 78 T8.3 0. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. 2. N END endurance rating is qualified as a 0,000 cycle minimum for the whole device. A sector- or block-level rating would result in a higher minimum specification. 8

AC CHARACTERISTICS TABLE 9: Read Cycle Timing Parameters - V DD = 3.0-3.V for SST39LF2/00/020/040 and 2.7-3.V for SST39VF2/00/020/040 SST39LF2-4 SST39LF00-4 SST39LF020-4 SST39LF040-4 SST39LF020- SST39LF040- SST39VF2-70 SST39VF00-70 SST39VF020-70 SST39VF040-70 Symbol Parameter Min Max Min Max Min Max Units T RC Read Cycle Time 4 70 ns T CE Chip Enable Access Time 4 70 ns T AA Address Access Time 4 70 ns T OE Output Enable Access Time 30 30 3 ns T CLZ Low to Active Output 0 0 0 ns T OLZ Low to Active Output 0 0 0 ns T CHZ High to High-Z Output 2 ns T OHZ High to High-Z Output 2 ns T OH Output Hold from Address Change 0 0 0 ns. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. T9.2 0 TABLE 0: Program/Erase Cycle Timing Parameters Symbol Parameter Min Max Units T BP Byte-Program Time 20 µs T AS Address Setup Time 0 ns T AH Address Hold Time 30 ns T CS and Setup Time 0 ns T CH and Hold Time 0 ns T OES High Setup Time 0 ns T OEH High Hold Time 0 ns T CP Pulse Width 40 ns T WP Pulse Width 40 ns T WPH Pulse Width High 30 ns T CPH Pulse Width High 30 ns T DS Data Setup Time 40 ns T DH Data Hold Time 0 ns T IDA Software ID Access and Exit Time 0 ns T SE Sector-Erase 2 ms T SCE Chip-Erase 00 ms T0. 0. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. 9

T RC T AA ADDRESS A MS-0 T CE T OE V IH T OLZ T OHZ T CLZ T OH T CHZ DQ 7-0 HIGH-Z DATA VALID DATA VALID HIGH-Z Note: A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020 and A 8 for SST39LF/VF040 0 F03.0 FIGURE : Read Cycle Timing Diagram INTERNAL PROGRAM OPERATION STARTS T BP ADDRESS A MS-0 2AAA ADDR T AH T WP T DH T AS T WPH T DS T CH T CS DQ 7-0 AA A0 DATA FIGURE Note: SW0 SW SW2 BYTE (ADDR/DATA) A MS = Most significant address AMS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020 and A 8 for SST39LF/VF040 7: Controlled Program Cycle Timing Diagram 0 F04.0 0

INTERNAL PROGRAM OPERATION STARTS T BP ADDRESS A MS-0 2AAA ADDR T AH T CP T DH T AS T CPH T DS T CH T CS DQ 7-0 AA A0 DATA Note: SW0 SW SW2 BYTE (ADDR/DATA) A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020 and A 8 for SST39LF/VF040 0 F0.0 FIGURE 8: Controlled Program Cycle Timing Diagram ADDRESS A MS-0 TCE TOEH TOES TOE DQ 7 D D# D# D Note: A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020 and A 8 for SST39LF/VF040 0 F0.0 FIGURE 9: Data# Polling Timing Diagram

ADDRESS A MS-0 T CE T OEH T OE T OES DQ Note: TWO READ CYCLES A WITH SAME OUTPUTS MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020 and A 8 for SST39LF/VF040 0 F07.0 FIGURE 0: Toggle Bit Timing Diagram SIX-BYTE CODE FOR SECTOR-ERASE T SE ADDRESS A MS-0 2AAA 2AAA SA X T WP DQ 7-0 AA 80 AA 30 SW0 SW SW2 SW3 SW4 SW 0 F08.0 Note: This device also supports controlled Sector-Erase operation. The and signals are interchageable as long as minmum timings are met. (See Table 0) SA X = Sector Address A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020, and A 8 for SST39LF/VF040 FIGURE : Controlled Sector-Erase Timing Diagram 2

SIX-BYTE CODE FOR CHIP-ERASE T SCE ADDRESS A MS-0 2AAA 2AAA T WP DQ 7-0 AA 80 AA 0 SW0 SW SW2 SW3 SW4 SW FIGURE 2: Controlled Chip-Erase Timing Diagram 0 F7.0 Note: This device also supports controlled Chip-Erase operation. The and signals are interchageable as long as minmum timings are met. (See Table 0) A MS = Most significant address A MS = A for SST39LF/VF2, A for SST39LF/VF00, A 7 for SST39LF/VF020, and A 8 for SST39LF/VF040 Three-byte Sequence for Software ID Entry ADDRESS A 4-0 2AAA 0000 000 T WP T IDA T WPH TAA DQ 7-0 AA 90 BF Device ID SW0 SW SW2 0 F09.2 Note: Device ID = D4H for SST39LF/VF2, DH for SST39LF/VF00, DH for SST39LF/VF020, and D7H for SST39LF/VF040. FIGURE 3: Software ID Entry and Read 3

THREE-BYTE SEQUEE FOR SOFTWARE ID EXIT AND RESET ADDRESS A 4-0 2AAA DQ 7-0 AA F0 T IDA T WP T WHP SW0 SW SW2 0 F0.0 FIGURE 4: Software ID Exit and Reset 4

V IHT INPUT V IT REFEREE POINTS V OT OUTPUT V ILT 0 F2. AC test inputs are driven at V IHT (0.9 V DD ) for a logic and V ILT (0. V DD ) for a logic 0. Measurement reference points for inputs and outputs are V IT (0. V DD ) and V OT (0. V DD ). Input rise and fall times (0% 90%) are < ns. FIGURE : AC Input/Output Reference Waveforms Note: V IT - V INPUT Test V OT - V OUTPUT Test V IHT - V INPUT HIGH Test V ILT - V INPUT LOW Test TO TESTER TO DUT C L 0 F. FIGURE : A Test Load Example

2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash Start Load data: AAH Load data: H Address: 2AAAH Load data: A0H Load Byte Address/Byte Data Wait for end of Program (TBP, Data# Polling bit, or Toggle bit operation) Program Completed 0 F3. FIGURE 7: Byte-Program Algorithm

Internal Timer Toggle Bit Data# Polling Byte-Program/ Erase Initiated Byte-Program/ Erase Initiated Byte-Program/ Erase Initiated Wait TBP, TSCE, or TSE Read byte Read DQ7 Program/Erase Completed Read same byte No Is DQ7 = true data? Yes No Does DQ match? Yes Program/Erase Completed Program/Erase Completed 0 F4.0 FIGURE 8: Wait Options 7

2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash Software ID Entry Command Sequence Software ID Exit & Reset Command Sequence Load data: AAH Load data: AAH Load data: F0H Address: XXH Load data: H Address: 2AAAH Load data: H Address: 2AAAH Wait TIDA Load data: 90H Load data: F0H Return to normal operation Wait TIDA Wait TIDA Read Software ID Return to normal operation 0 F.2 FIGURE 9: Software ID Command Flowcharts 8

Chip-Erase Command Sequence Load data: AAH Sector-Erase Command Sequence Load data: AAH Load data: H Address: 2AAAH Load data: H Address: 2AAAH Load data: 80H Load data: 80H Load data: AAH Load data: AAH Load data: H Address: 2AAAH Load data: H Address: 2AAAH Load data: 0H Load data: 30H Address: SAX Wait TSCE Wait TSE Chip erased to FFH Sector erased to FFH 0 F. FIGURE 20: Erase Command Sequence 9

PRODUCT ORDERING INFORMATION SST 39 LF 040-4 - 4C - NH E XX XX XXXX - XXX - XX - XXX X Environmental Attribute E = non-pb Package Modifier H = 32 leads K = 48 balls M = 34 balls (4 possible positions) Package Type B3 = TFBGA (0.8mm pitch, mm x 8mm) N = PLCC M = WFBGA (0.mm pitch, 4mm x mm) W = TSOP (type, die up, 8mm x 4mm) Temperature Range C = Commercial = 0 C to +70 C I = Industrial = -40 C to +8 C Minimum Endurance 4 = 0,000 cycles Read Access Speed 4 = 4 ns = ns 70 = 70 ns Device Density 040 = 4 Mbit 020 = 2 Mbit 00 = Mbit 2 = 2 Kbit Voltage L = 3.0-3.V V = 2.7-3.V Product Series 39 = Multi-Purpose Flash. Environmental suffix E denotes non-pb solder. SST non-pb solder devices are RoHS compliant. 20

Valid combinations for SST39LF2 SST39LF2-4-4C-NHE SST39LF2-4-4C-WHE Valid combinations for SST39VF2 SST39VF2-70-4C-NHE SST39VF2-70-4C-WHE SST39VF2-70-4I-NHE SST39VF2-70-4I-WHE Valid combinations for SST39LF00 SST39LF00-4-4C-NHE SST39LF00-4-4C-WHE SST39LF00-4-4C-B3KE SST39LF00-4-4C-MME SST39LF00-4-4C-YME Valid combinations for SST39VF00 SST39VF00-70-4C-NHE SST39VF00-70-4C-WHE SST39VF00-70-4C-B3KE SST39VF00-70-4I-NHE SST39VF00-70-4I-WHE SST39VF00-70-4I-B3KE Valid combinations for SST39LF020 SST39LF020-4-4C-NHE SST39LF020-4-4C-WHE SST39LF020-4-4C-B3KE SST39LF020-4-4C-MME SST39LF020--4C-NHE SST39LF020--4C-WHE Valid combinations for SST39VF020 SST39VF020-70-4C-NHE SST39VF020-70-4C-WHE SST39VF020-70-4C-B3KE SST39VF020-70-4I-NHE SST39VF020-70-4I-WHE SST39VF020-70-4I-B3KE Valid combinations for SST39LF040 SST39LF040-4-4C-NHE SST39LF040-4-4C-WHE SST39LF040-4-4C-B3KE SST39LF040--4C-NHE SST39LF040--4C-WHE Valid combinations for SST39VF040 SST39VF040-70-4C-NHE SST39VF040-70-4C-WHE SST39VF040-70-4C-B3KE SST39VF040-70-4I-NHE SST39VF040-70-4I-WHE SST39VF040-70-4I-B3KE Note: Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. 2

PACKAGING DIAGRAMS 2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash TOP VIEW SIDE VIEW BOTTOM VIEW.49.48.2 Optional.43.0 Pin #.447 Identifier.048.020 R..029.042 x 30 2 32 MAX..023.040 R..030.9.8.3.47.042.048.032.02.02.03.400 BSC.30.490.00 BSC.00 BSC.40.2.09.07.0 Min..032.02 Note:. Complies with JEDEC publication 9 MS-0 AE dimensions, although some dimensions may be more stringent. 2. All linear dimensions are in inches (max/min). 3. Dimensions do not include mold flash. Maximum allowable mold flash is.008 inches. 4. Coplanarity: 4 mils. FIGURE 2: 32-lead Plastic Lead Chip Carrier (PLCC) SST Package Code: NH 32-plcc-NH-3 TOP VIEW BOTTOM VIEW 8.00 ± 0.20.0 0.80 0.4 ± 0.0 (48X) 4 3 2.00 ± 0.20 4.00 0.80 4 3 2 A B C D E F G H H G F E D C B A A CORNER SIDE VIEW.0 ± 0.0 A CORNER SEATING PLANE 0.3 ± 0.0 0.2 mm Note:. Complies with JEDEC Publication 9, MO-20, variant 'AB-', although some dimensions may be more stringent. 2. All linear dimensions are in millimeters. 3. Coplanarity: 0.2 mm 4. Ball opening size is 0.38 mm (± 0.0 mm) 48-tfbga-B3K-x8-40mic-4 FIGURE 22: 48-ball Thin-profile, Fine-pitch Ball Grid Array (TFBGA) mm x 8mm SST Package Code: B3K 22

Pin # Identifier.0 0.9 0.0 BSC 8.0 7.90 0.27 0.7 2.0 2.30 0. 0.0 0.70 0.0 4.20 3.80.20 max. DETAIL Note: 0.70 0.0. Complies with JEDEC publication 9 MO-42 BA dimensions, although some dimensions may be more stringent. 2. All linear dimensions are in millimeters (max/min). mm 3. Coplanarity: 0. mm 4. Maximum allowable mold flash is 0. mm at the package ends, and 0.2 mm between leads. 0-32-tsop-WH-7 FIGURE 23: 32-lead Thin Small Outline Package (TSOP) 8mm x 4mm SST Package Code: WH 23

2 Kbit / Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash TOP VIEW BOTTOM VIEW 4 3 2.00 ± 0.08 4.00 ± 0.08 2.0 4.00 0.0 4 3 2 0.32 ± 0.0 (34X) A B C D E F G H J 0.0 J H G F E D C B A A CORNER A INDICATOR 4 DETAIL 0.3 ± 0.0 SIDE VIEW SEATING PLANE 0.20 ± 0.0 0.08 mm Note:. Although many dimensions are similar to those of JEDEC Publication 9, MO-22, this specific package is not registered. 2. All linear dimensions are in millimeters. 3. Coplanarity: 0.08 mm 4. No ball is present in position A; a gold-colored indicator is present.. Ball opening size is 0.29 mm (± 0.0 mm) 34-wfbga-MM-4x-32mic- FIGURE 24: 34-ball Very-very-thin-profile, Fine-pitch Ball Grid Array (WFBGA) 4mm x mm x.3mm SST Package Code: MM TOP VIEW BOTTOM VIEW 4 3 2.00 ±0.08 4.00 ±0.08 2.0 4.00 0.0 4 3 2 0.32 ± 0.0 (34X) A B C D E F G H J 0.0 J H G F E D C B A A CORNER A INDICATOR 4 DETAIL 0. ±0.0 SIDE VIEW SEATING PLANE 0.23 ± 0.0 0.08 mm Note:. Although many dimensions are similar to those of JEDEC Publication 9, MO-22, this specific package is not registered. 2. All linear dimensions are in millimeters. 3. Coplanarity: 0.08 mm 4. No ball is present in position A; a gold-colored indicator is present.. Ball width at interface to package body surface is 0.29 mm (±0.0 mm) 34-wfbga-YM-4x-.0 FIGURE 2: 34-ball Very-very-thin-profile, Fine-pitch Ball Grid Array (WFBGA) 4mm x mm x.mm SST Package Code: YM 24

TABLE : Revision History Number Description Date 0 2000 Data Book Feb 2000 02 Changed speed from 4 ns to ns for the SST39LF020 and SST39LF040 Aug 2000 03 2002 Data Book: Reintroduced the 4 ns parts for the SST39LF020 and SST39LF040 Feb 2002 04 Added the B3K package for the 2 Mbit devices Oct 2002 Added footnote in Table to indicate I DD Write is 30 ma max for Erase operations in the Industrial temperature range. 0 Changes to Table on page 8 Added footnote for MPF power usage and Typical conditions Clarified the Test Conditions for Power Supply Current and Read parameters Clarified I DD Write to be Program and Erase Corrected I DD Program and Erase from 20 ma to 30 ma Part number changes - see page 2 for additional information Mar 2003 0 Added new MM Micro-Package MPNs for M and 2M LF parts- see page 2 Oct 2003 07 2004 Data Book Nov 2003 Added non-pb MPNs and removed footnote (See page 2) Updated B3K and MM package diagrams 08 Added RoHS Compliant statement. Added 4 MBit to Figure 4. Revised Absolute Max Stress Ratings for Surface Mount Solder Reflow Temperature Removed SST39VFxxx-90 Timing Parameters from Figure 9. Added Footnote and removed Read Access Speed 90 = 90 to Product Ordering Information.. Removed 90 part numbers Valid Combinations lists Dec 200 09 Edited page Valid Combinations on page 2. Changed 39LF040-70-4C-B3KE to Jan 200 39LF040-4-4C-B3KE 0 Removed leaded parts Nov 2008 Added package YME Feb 2009 Silicon Storage Technology, Inc. 7 Sonora Court Sunnyvale, CA 9408 Telephone 408-73-90 Fax 408-73-903 www.superflash.com or www.sst.com 2