Lecture: DRAM Main Memory. Topics: virtual memory wrap-up, DRAM intro and basics (Section 2.3)

Similar documents
Lecture: DRAM Main Memory. Topics: virtual memory wrap-up, DRAM intro and basics (Section 2.3)

Lecture: Virtual Memory, DRAM Main Memory. Topics: virtual memory, TLB/cache access, DRAM intro (Sections 2.2)

Lecture 15: DRAM Main Memory Systems. Today: DRAM basics and innovations (Section 2.3)

Lecture: Large Caches, Virtual Memory. Topics: cache innovations (Sections 2.4, B.4, B.5)

Lecture 15: Virtual Memory and Large Caches. Today: TLB design and large cache design basics (Sections )

Lecture 17: Virtual Memory, Large Caches. Today: virtual memory, shared/pvt caches, NUCA caches

Lecture 8: Virtual Memory. Today: DRAM innovations, virtual memory (Sections )

DRAM Main Memory. Dual Inline Memory Module (DIMM)

Lecture: Memory Technology Innovations

Lecture 14: Cache Innovations and DRAM. Today: cache access basics and innovations, DRAM (Sections )

Lecture 24: Memory, VM, Multiproc

M2 Outline. Memory Hierarchy Cache Blocking Cache Aware Programming SRAM, DRAM Virtual Memory Virtual Machines Non-volatile Memory, Persistent NVM

Chapter 5B. Large and Fast: Exploiting Memory Hierarchy

EEM 486: Computer Architecture. Lecture 9. Memory

Computer Systems Architecture I. CSE 560M Lecture 18 Guest Lecturer: Shakir James

15-740/ Computer Architecture Lecture 19: Main Memory. Prof. Onur Mutlu Carnegie Mellon University

The University of Adelaide, School of Computer Science 13 September 2018

18-447: Computer Architecture Lecture 25: Main Memory. Prof. Onur Mutlu Carnegie Mellon University Spring 2013, 4/3/2013

Chapter 2: Memory Hierarchy Design (Part 3) Introduction Caches Main Memory (Section 2.2) Virtual Memory (Section 2.4, Appendix B.4, B.

Donn Morrison Department of Computer Science. TDT4255 Memory hierarchies

LECTURE 5: MEMORY HIERARCHY DESIGN

CPS101 Computer Organization and Programming Lecture 13: The Memory System. Outline of Today s Lecture. The Big Picture: Where are We Now?

CS698Y: Modern Memory Systems Lecture-16 (DRAM Timing Constraints) Biswabandan Panda

Copyright 2012, Elsevier Inc. All rights reserved.

Computer Architecture. A Quantitative Approach, Fifth Edition. Chapter 2. Memory Hierarchy Design. Copyright 2012, Elsevier Inc. All rights reserved.

Computer Architecture A Quantitative Approach, Fifth Edition. Chapter 2. Memory Hierarchy Design. Copyright 2012, Elsevier Inc. All rights reserved.

Copyright 2012, Elsevier Inc. All rights reserved.

Topic 18: Virtual Memory

ELEC 5200/6200 Computer Architecture and Design Spring 2017 Lecture 7: Memory Organization Part II

Lecture: Memory, Multiprocessors. Topics: wrap-up of memory systems, intro to multiprocessors and multi-threaded programming models

CSE 431 Computer Architecture Fall Chapter 5A: Exploiting the Memory Hierarchy, Part 1

CS252 S05. Main memory management. Memory hardware. The scale of things. Memory hardware (cont.) Bottleneck

Reducing Hit Times. Critical Influence on cycle-time or CPI. small is always faster and can be put on chip

Intro to Computer Architecture, Spring 2012 Midterm Exam II

Lecture 24: Virtual Memory, Multiprocessors

Introduction to memory system :from device to system

Adapted from David Patterson s slides on graduate computer architecture

COSC 6385 Computer Architecture - Memory Hierarchies (III)

EI338: Computer Systems and Engineering (Computer Architecture & Operating Systems)

Computer Systems Laboratory Sungkyunkwan University

COSC 6385 Computer Architecture - Memory Hierarchies (II)

Memory hierarchy Outline

CS650 Computer Architecture. Lecture 9 Memory Hierarchy - Main Memory

Memory systems. Memory technology. Memory technology Memory hierarchy Virtual memory

CpE 442. Memory System

CPSC 352. Chapter 7: Memory. Computer Organization. Principles of Computer Architecture by M. Murdocca and V. Heuring

Computer Architecture. Memory Hierarchy. Lynn Choi Korea University

Mainstream Computer System Components CPU Core 2 GHz GHz 4-way Superscaler (RISC or RISC-core (x86): Dynamic scheduling, Hardware speculation

CS152 Computer Architecture and Engineering Lecture 16: Memory System

Mainstream Computer System Components

Memory. Lecture 22 CS301

The DRAM Cell. EEC 581 Computer Architecture. Memory Hierarchy Design (III) 1T1C DRAM cell

Multilevel Memories. Joel Emer Computer Science and Artificial Intelligence Laboratory Massachusetts Institute of Technology

Views of Memory. Real machines have limited amounts of memory. Programmer doesn t want to be bothered. 640KB? A few GB? (This laptop = 2GB)

Basics DRAM ORGANIZATION. Storage element (capacitor) Data In/Out Buffers. Word Line. Bit Line. Switching element HIGH-SPEED MEMORY SYSTEMS

HY225 Lecture 12: DRAM and Virtual Memory

Memory latency: Affects cache miss penalty. Measured by:

Memory latency: Affects cache miss penalty. Measured by:

Structure of Computer Systems

CS 33. Architecture and Optimization (3) CS33 Intro to Computer Systems XVI 1 Copyright 2018 Thomas W. Doeppner. All rights reserved.

CS 152 Computer Architecture and Engineering. Lecture 7 - Memory Hierarchy-II

CS356: Discussion #9 Memory Hierarchy and Caches. Marco Paolieri Illustrations from CS:APP3e textbook

Main Memory. EECC551 - Shaaban. Memory latency: Affects cache miss penalty. Measured by:

Embedded Systems Dr. Santanu Chaudhury Department of Electrical Engineering Indian Institute of Technology, Delhi

Copyright 2012, Elsevier Inc. All rights reserved.

Preview. Memory Management

Addressing the Memory Wall

The Memory Hierarchy & Cache

CSE502: Computer Architecture CSE 502: Computer Architecture

Topic 18 (updated): Virtual Memory

Contents. Main Memory Memory access time Memory cycle time. Types of Memory Unit RAM ROM

Random-Access Memory (RAM) Systemprogrammering 2007 Föreläsning 4 Virtual Memory. Locality. The CPU-Memory Gap. Topics

and data combined) is equal to 7% of the number of instructions. Miss Rate with Second- Level Cache, Direct- Mapped Speed

Lecture-14 (Memory Hierarchy) CS422-Spring

Random-Access Memory (RAM) Systemprogrammering 2009 Föreläsning 4 Virtual Memory. Locality. The CPU-Memory Gap. Topics! The memory hierarchy

CS 152 Computer Architecture and Engineering. Lecture 8 - Address Translation

Virtual to physical address translation

Chapter Seven. Memories: Review. Exploiting Memory Hierarchy CACHE MEMORY AND VIRTUAL MEMORY

Intro to Computer Architecture, Spring 2012 Midterm Exam II. Name:

Internal Memory. Computer Architecture. Outline. Memory Hierarchy. Semiconductor Memory Types. Copyright 2000 N. AYDIN. All rights reserved.

Lecture 5: Refresh, Chipkill. Topics: refresh basics and innovations, error correction

CS24: INTRODUCTION TO COMPUTING SYSTEMS. Spring 2015 Lecture 23

CENG 3420 Computer Organization and Design. Lecture 08: Memory - I. Bei Yu

LECTURE 10: Improving Memory Access: Direct and Spatial caches

Virtual Memory: From Address Translation to Demand Paging

CS 152 Computer Architecture and Engineering. Lecture 8 - Address Translation

EN1640: Design of Computing Systems Topic 06: Memory System

Mainstream Computer System Components

Chapter 6 Memory 11/3/2015. Chapter 6 Objectives. 6.2 Types of Memory. 6.1 Introduction

Memory. Objectives. Introduction. 6.2 Types of Memory

Computer System Components

Lecture: Large Caches, Virtual Memory. Topics: cache innovations (Sections 2.4, B.4, B.5)

CS 152 Computer Architecture and Engineering. Lecture 7 - Memory Hierarchy-II

TDT Coarse-Grained Multithreading. Review on ILP. Multi-threaded execution. Contents. Fine-Grained Multithreading

ECE468 Computer Organization and Architecture. Memory Hierarchy

Virtual Memory. Daniel Sanchez Computer Science & Artificial Intelligence Lab M.I.T. April 12, 2018 L16-1

CS162 Operating Systems and Systems Programming Lecture 14. Caching (Finished), Demand Paging

Cache Performance and Memory Management: From Absolute Addresses to Demand Paging. Cache Performance

Memory technology and optimizations ( 2.3) Main Memory

14:332:331. Week 13 Basics of Cache

Transcription:

Lecture: DRAM Main Memory Topics: virtual memory wrap-up, DRAM intro and basics (Section 2.3) 1

TLB and Cache Is the cache indexed with virtual or physical address? To index with a physical address, we will have to first look up the TLB, then the cache longer access time Multiple virtual addresses can map to the same physical address can we ensure that these different virtual addresses will map to the same location in cache? Else, there will be two different copies of the same physical memory word Does the tag array store virtual or physical addresses? Since multiple virtual addresses can map to the same physical address, a virtual tag comparison can flag a miss even if the correct physical memory word is present 2

TLB and Cache 3

Virtually Indexed Caches 24-bit virtual address, 4KB page size 12 bits offset and 12 bits virtual page number To handle the example below, the cache must be designed to use only 12 index bits for example, make the 64KB cache 16-way Page coloring can ensure that some bits of virtual and physical address match abcdef abbdef Virtually indexed cache cdef bdef Page in physical memory Data cache that needs 16 index bits 64KB direct-mapped or 128KB 2-way 4

Cache and TLB Pipeline Virtual page number TLB Physical page number Virtual address Virtual index Tag array Offset Data array Physical tag comparion Physical tag Virtually Indexed; Physically Tagged Cache 5

Problem 3 Assume that page size is 16KB and cache block size is 32 B. If I want to implement a virtually indexed physically tagged L1 cache, what is the largest direct-mapped L1 that I can implement? What is the largest 2-way cache that I can implement? 6

Problem 3 Assume that page size is 16KB and cache block size is 32 B. If I want to implement a virtually indexed physically tagged L1 cache, what is the largest direct-mapped L1 that I can implement? What is the largest 2-way cache that I can implement? There are 14 page offset bits. If 5 of them are used for block offset, there are 9 more that I can use for index. 512 sets 16KB direct-mapped or 32KB 2-way cache 7

Protection The hardware and operating system must co-operate to ensure that different processes do not modify each other s memory The hardware provides special registers that can be read in user mode, but only modified by instrs in supervisor mode A simple solution: the physical memory is divided between processes in contiguous chunks by the OS and the bounds are stored in special registers the hardware checks every program access to ensure it is within bounds Protection bits are tracked in the TLB on a per-page basis 8

Superpages If a program s working set size is 16 MB and page size is 8KB, there are 2K frequently accessed pages a 128-entry TLB will not suffice By increasing page size to 128KB, TLB misses will be eliminated disadvantage: memory waste, increase in page fault penalty Can we change page size at run-time? Note that a single page has to be contiguous in physical memory 9

Superpages Implementation At run-time, build superpages if you find that contiguous virtual pages are being accessed at the same time For example, virtual pages 64-79 may be frequently accessed coalesce these pages into a single superpage of size 128KB that has a single entry in the TLB The physical superpage has to be in contiguous physical memory the 16 physical pages have to be moved so they are contiguous virtual physical virtual physical 10

Ski Rental Problem Promoting a series of contiguous virtual pages into a superpage reduces TLB misses, but has a cost: copying physical memory into contiguous locations Page usage statistics can determine if pages are good candidates for superpage promotion, but if cost of a TLB miss is x and cost of copying pages is Nx, when do you decide to form a superpage? If ski rentals cost $50 and new skis cost $500, when do I decide to buy new skis? If I rent 10 times and then buy skis, I m guaranteed to not spend more than twice the optimal amount 11

DRAM Main Memory Main memory is stored in DRAM cells that have much higher storage density DRAM cells lose their state over time must be refreshed periodically, hence the name Dynamic DRAM access suffers from long access time and high energy overhead 12

Memory Architecture Processor Memory Controller Address/Cmd Bank Row Buffer DIMM Data DIMM: a PCB with DRAM chips on the back and front Rank: a collection of DRAM chips that work together to respond to a request and keep the data bus full A 64-bit data bus will need 8 x8 DRAM chips or 4 x16 DRAM chips or.. Bank: a subset of a rank that is busy during one request Row buffer: the last row (say, 8 KB) read from a bank, acts like a cache 13

DRAM Array Access 16Mb DRAM array = 4096 x 4096 array of bits 12 row address bits arrive first Row Access Strobe (RAS) 12 column address bits arrive next Column Access Strobe (CAS) 4096 bits are read out Column decoder Row Buffer Some bits returned to CPU 14

Organizing a Rank DIMM, rank, bank, array form a hierarchy in the storage organization Because of electrical constraints, only a few DIMMs can be attached to a bus One DIMM can have 1-4 ranks For energy efficiency, use wide-output DRAM chips better to activate only 4 x16 chips per request than 16 x4 chips For high capacity, use narrow-output DRAM chips since the ranks on a channel are limited, capacity per rank is boosted by having 16 x4 2Gb chips than 4 x16 2Gb chips 15

Organizing Banks and Arrays A rank is split into many banks (4-16) to boost parallelism within a rank Ranks and banks offer memory-level parallelism A bank is made up of multiple arrays (subarrays, tiles, mats) To maximize density, arrays within a bank are made large rows are wide row buffers are wide (8KB read for a 64B request, called overfetch) Each array provides a single bit to the output pin in a cycle (for high density) 16

Problem 1 What is the maximum memory capacity supported by the following server: 2 processor sockets, each socket has 4 memory channels, each channel supports 2 dual-ranked DIMMs, and x4 4Gb DRAM chips? 17

Problem 1 What is the maximum memory capacity supported by the following server: 2 processor sockets, each socket has 4 memory channels, each channel supports 2 dual-ranked DIMMs, and x4 4Gb DRAM chips? 2 x 4 x 2 x 2 x 16 x 4Gb = 256 GB 18

Problem 2 A basic memory mat has 512 rows and 512 columns. What is the memory chip capacity if there are 512 mats in a bank, and 8 banks in a chip? 19

Problem 2 A basic memory mat has 512 rows and 512 columns. What is the memory chip capacity if there are 512 mats in a bank, and 8 banks in a chip? Memory chip capacity = 512 x 512 x 512 x 8 = 1 Gb 20

Row Buffers Each bank has a single row buffer Row buffers act as a cache within DRAM Row buffer hit: ~20 ns access time (must only move data from row buffer to pins) Empty row buffer access: ~40 ns (must first read arrays, then move data from row buffer to pins) Row buffer conflict: ~60 ns (must first precharge the bitlines, then read new row, then move data to pins) In addition, must wait in the queue (tens of nano-seconds) and incur address/cmd/data transfer delays (~10 ns) 21

Open/Closed Page Policies If an access stream has locality, a row buffer is kept open Row buffer hits are cheap (open-page policy) Row buffer miss is a bank conflict and expensive because precharge is on the critical path If an access stream has little locality, bitlines are precharged immediately after access (close-page policy) Nearly every access is a row buffer miss The precharge is usually not on the critical path Modern memory controller policies lie somewhere between these two extremes (usually proprietary) 22

Title Bullet 23