TPMC467. Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue December 2009

Size: px
Start display at page:

Download "TPMC467. Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue December 2009"

Transcription

1 The Embedded I/O Company TPMC467 Channel S232/S422/S485 Programmable Serial Interface Version 1.0 User Manual Issue ecember 2009 TEWS TECHNOLOGIES GmbH Am Bahnhof Halstenbek, Germany Phone: +49 (0) Fax: +49 (0) info@tews.com

2 TPMC Channel S232/S422/S485 Programmable Serial Interface, front panel I/O TPMC Channel S232/S422/S485 Programmable Serial Interface, front panel I/O with non standard J45 I/O pinout This document contains information, which is proprietary to TEWS TECHNOLOGIES GmbH. Any reproduction without written permission is forbidden. TEWS TECHNOLOGIES GmbH has made any effort to ensure that this manual is accurate and complete. However TEWS TECHNOLOGIES GmbH reserves the right to change the product described in this document at any time without notice. TEWS TECHNOLOGIES GmbH is not liable for any damage arising out of the application or use of the device described herein. Style Conventions Hexadecimal characters are specified with prefix 0x, i.e. 0x029E (that means hexadecimal value 029E). For signals on hardware products, an Active Low is represented by the signal name with # following, i.e. IP_ESET#. Access terms are described as: W Write Only ead Only /W ead/write /C ead/clear /S ead/set by TEWS TECHNOLOGIES GmbH All trademarks mentioned are property of their respective owners. TPMC467 User Manual Issue Page 2 of 29

3 Issue escription ate 1.0 First Issue August New address TEWS LLC September Technical Specification update January New notation for HW Engineering ocumentation eleases ecember 2009 TPMC467 User Manual Issue Page 3 of 29

4 Table of Contents 1 POUCT ESCIPTION TECHNICAL SPECIFICATION LOCAL SPACE AESSING X17154 Local Space Configuration evice Configuration Space UAT egister Sets evice Configuration egisters UAT Channel Configuration egisters X17154 TAGET CHIP PCI Configuration egisters (PC) Configuration EEPOM CONFIGUATION HINTS CPL escription CPL Address Map Channel Control egister CPL Access Accessing X17154 MPIO-Pins CPL-Bus Protocol Write ead Serial Interface Channel Setup Special Features Auto S485 Operation S485 eceiver Control Slew ate Limiting Low-Power Shutdown Channel Setup S485/S422 Configuration Examples S422 Multidrop S422 Full uplex Point to Point S485 Full uplex Point to Point S485 Half uplex Point to Point S485 Full uplex Multi-point S485 Half uplex Multi-point I/O Electrical Interface ±15kV ES Protection S232 Transceivers S485/S422 Transceivers Termination Block iagram POGAMMING HINTS UAT Baud ate Programming PIN ASSIGNMENT I/O CONNECTO Front Panel I/O Connector (TPMC467-10) Front Panel I/O Connector (TPMC467-11) Serial Channel to Front Panel Port Mapping...29 TPMC467 User Manual Issue Page 4 of 29

5 List of Figures FIGUE 1-1 : BLOCK IAGAM...6 FIGUE 5-1 : CPL-BUS BLOCK IAGAM...17 FIGUE 5-2 : CPL-BUS WITE...18 FIGUE 5-3 : CPL-BUS EA...19 FIGUE 5-4 : S422 MULTIOP CONFIGUATION...22 FIGUE 5-5: S422 FULL UPLEX POINT TO POINT CONFIGUATION...22 FIGUE 5-6: S485 FULL UPLEX POINT TO POINT CONFIGUATION...22 FIGUE 5-7: S485 HALF UPLEX POINT TO POINT CONFIGUATION...23 FIGUE 5-8: S485 FULL UPLEX MULTI-POINT CONFIGUATION...23 FIGUE 5-9: S485 HALF UPLEX MULTI-POINT CONFIGUATION...24 FIGUE 5-10: I/O BLOCK IAGAM...25 FIGUE 7-1 : I/O CONNECTO PINOUT...28 List of Tables TABLE 2-1 : TECHNICAL SPECIFICATION...7 TABLE 3-1 : X17154 LOCAL SPACE CONFIGUATION...8 TABLE 3-2 : EVICE CONFIGUATION SPACE...8 TABLE 3-3 : UAT EGISTE SET OFFSET...9 TABLE 3-4 : UAT EGISTE SET...9 TABLE 3-5 : EVICE CONFIGUATION EGISTES...10 TABLE 3-6 : UAT CHANNEL CONFIGUATION EGISTES...11 TABLE 4-1 : PCI HEAE...13 TABLE 4-2 : CONFIGUATION EEPOM TPMC467-XX...14 TABLE 4-3 : PHYSICAL CONFIGUATION EEPOM ATA...15 TABLE 5-1 : CPL EGISTE AESS MAP...16 TABLE 5-2 : CHANNEL CONTOL EGISTE...17 TABLE 5-3 : MPIO PINS...17 TABLE 5-4 : MPIO EVICE CONFIGUATION EGISTES...18 TABLE 5-5 : SEIAL CHANNEL SETUP...21 TABLE 6-1 : UAT BAU ATE POGAMMING...26 TABLE 7-1 : PIN ASSIGNMENT J45 FONT PANEL I/O CONNECTO...28 TABLE 7-2 : PIN ASSIGNMENT J45 FONT PANEL I/O CONNECTO...28 TABLE 7-3 : SEIAL CHANNEL TO FONT PANEL POT MAPPING...29 TPMC467 User Manual Issue Page 5 of 29

6 1 Product escription The TPMC467 is a standard single-width 32 bit PMC module and offers 4 channels of high performance S232/S422/S485 programmable serial interface. The module offers front panel I/O with four J45 type connectors. The TPMC provides a J45 I/O pinout according to EIA-232. The TPMC provides a non standard J45 I/O pinout (as used on Motorola CPU boards). The serial channels can be individually programmed to operate as S232, S422 or S485 full duplex/half duplex interface. In addition programmable termination is provided for the S422/S485 interfaces. After power-up all serial I/O lines are in a high impedance state. Each S232 channel supports x, Tx, TS, CTS and GN. S422 and S485 full duplex support a four wire interface (X+, X-, TX+, TX-) plus ground (GN). S485 half duplex supports a two wire interface (X+, X-) plus ground (GN). Each channel has 64 byte transmit and receive FIFOs to significantly reduce the overhead required to provide data to and get data from the transmitters and receivers. The FIFO trigger levels are programmable and the baud rate is individually programmable up to kbps for S232 channels and Mbps for S422 channels. The UAT offers readable FIFO levels. All channels generate interrupts on PCI interrupt INTA. For fast interrupt source detection the UAT provides a special Global Interrupt Source egister. All serial channels use ES protected transceivers. ES protection is up to ±15KV. The TPMC467 can operate with 3.3V and 5.0V PCI I/O signaling voltage. J45 J45 J45 J45 S232 Full / Half uplex S422 / S485 4x programmable Transceiver Termination CPL 4x programmable Termination X17154 P11 P12 Figure 1-1 : Block iagram TPMC467 User Manual Issue Page 6 of 29

7 2 Technical Specification PMC Interface Mechanical Interface Electrical Interface On Board evices PCI Target Chip Quad UAT Transceiver I/O Interface Interface Type Number of Channels 4 Physical Interface Serial Channel I/O Signals Termination Programmable Baud ates ES Protection PCI Mezzanine Card (PMC) Interface Single Size PCI ev. 2.3 compliant 33 MHz / 32 bit PCI 3.3V and 5V PCI Signaling Voltage X17154 (Exar) X17154 (Exar) MAX3161E Asynchronous serial interface Software selectable S232, S422, S485 full duplex, S485 half duplex S232: Tx, x, TS, CTS, GN S422/S485 Full uplex: Tx+/-, x+/-, GN S485 Half uplex: x+/-, GN Software selectable 120Ω S232: up to kbps S422: up to Mbps ±15kV - Human Body Model I/O Connector 4x J45 Modular Jack (AMP ) Front I/O Pinout Physical ata Power equirements Temperature ange MTBF Humidity Weight S232 (TPMC467-10): Compliant to TIA/EIA-561 (EIA-232) S232 (TPMC467-11): Compliant to TIP866-TM-20 S422 (TPMC467-11): Compliant to TIP866-TM ma +5V C (Shutdown, no load) 45 ma +5V C (S232, no load) 75 ma +5V C (S422, no load) 235 ma +5V C (S485 F Master, no load) 210 ma +5V C (S485 H, no load) 25 ma +3.3V C (no load) Operating Storage -40 C to +85 C -55 C to +125 C TPMC467-10: h TPMC467-11: h 5 95 % non-condensing 69 g Table 2-1 : Technical Specification TPMC467 User Manual Issue Page 7 of 29

8 3 Local Space Addressing 3.1 X17154 Local Space Configuration The local on board addressable regions are accessed from the PCI side by using the X17154 local space. X17154 PCI Base Address (Offset in PCI Configuration Space) PCI Space Mapping Size (Byte) Port Width (Bit) Endian Mode escription 0 (0x10) MEM BIG evice Configuration Space Table 3-1 : X17154 Local Space Configuration 3.2 evice Configuration Space PCI Base Address: Space). X17154 PCI Base Address 0 (Offset 0x10 in PCI Configuration The TPMC467 uses the Exar X17154 Quad UAT to provide and control the 4 channels. evice Configuration Space Content PCI Address UAT 0 egister Set PCI Base Address 0 + (0x0000 to 0x007F) 32 evice Configuration egisters PCI Base Address 0 + (0x0080 to 0x009F) 32 UAT 0 egister Set PCI Base Address 0 + (0x0100 to 0x01FF) 32 UAT 1 egister Set PCI Base Address 0 + (0x0200 to 0x03FF) 32 UAT 2 egister Set PCI Base Address 0 + (0x0400 to 0x05FF) 32 UAT 3 egister Set PCI Base Address 0 + (0x0600 to 0x07FF) 32 Table 3-2 : evice Configuration Space Size (Bit) All registers can be accessed in 8, 16 or 32 bit width with exception to one special case: When reading the receive data together with its LS register content, the host must read them in 16 or 32 bits format in order to maintain integrity of the data byte with its associated error flags. TPMC467 User Manual Issue Page 8 of 29

9 3.2.1 UAT egister Sets The evice Configuration Space provides a register set for each of the 4 UATs. UAT egister Set Serial Channel 0 Serial Channel 1 Serial Channel 2 Serial Channel 3 egister Set Offset 0x0000 0x0200 0x0400 0x0600 Table 3-3 : UAT egister Set Offset Offset Address escription Access ata Width 0x000 0x00F UAT Channel Configuration egisters First 8 registers are compatible /W 8, 16, 32 0x010 0x07F eserved - - 0x080 0x093 Channel 0: evice Configuration egisters All other channels: eserved /W 8, 16, 32 0x094 0x0FF eserved - - 0x100 ead FIFO 64 bytes of X FIFO data 8, 16, 32 Write FIFO 64 bytes of TX FIFO data W 8, 16, 32 0x140 0x17F eserved - - 0x180 0x1FF ead FIFO with errors 64 bytes of X FIFO data + LS Table 3-4 : UAT egister Set 16, 32 TPMC467 User Manual Issue Page 9 of 29

10 3.2.2 evice Configuration egisters The evice Configuration egisters control general operating conditions and monitor the status of various functions. This includes a 16 bit general purpose counter, multipurpose input/outputs (not supported by the TPMC467), sleep mode, soft-reset and device identification, and revision. They are embedded inside the UAT 0 egister Set. Address egister escription Access eset Value 0x080 INT0 [7:0] Channel Interrupt Indicator 0x00 0x081 INT1 [15:8] Interrupt Source etails 0x00 0x082 INT2 [23:16] 0x00 0x083 INT3 [31:24] 0x00 0x084 TIMECNTL Timer Control egister /W 0x00 0x085 TIME eserved - 0x00 0x086 TIMELSB Programmable Timer Value /W 0x00 0x087 TIMEMSB /W 0x00 0x088 8XMOE Sampling ate Select /W 0x00 0x089 EGA eserved - 0x00 0x08A ESET UAT eset W 0x00 0x08B SLEEP UAT Sleep Mode Enable /W 0x00 0x08C EV evice evision 0x01 0x08 VI evice Identification 0x28 0x08E EGB Simultaneous UAT Write & EEPOM Interface W 0x00 0x08F MPIOINT MPIO Interrupt Mask /W 0x00 0x090 MPIOLVL MPIO Level Control /W 0x00 0x091 MPIO3T MPIO Output Pin Tri-state Control /W 0x00 0x092 MPIOINV MPIO Input Polarity Select /W 0x00 0x093 MPIOSEL MPIO Input/Output Select /W 0xFF Table 3-5 : evice Configuration egisters For a detailed description of the evice Configuration egisters please refer to the X17154 data sheet which is available on the Exar website ( The X17154 data sheet is also part of the TPMC467-E Engineering ocumentation. TPMC467 User Manual Issue Page 10 of 29

11 3.2.3 UAT Channel Configuration egisters Each UAT channel has its own set of internal UAT configuration registers for its own operation control and status reporting. The following table provides the register offsets within a register set, access types and access control: egister Offset 0x00 0x01 0x02 Comment egister Access eset Value LC[7] = Compatible H eceive Holding egister TH Transmit Holding egister W 0xXX LC[7] = 1 LL Baud ate Generator ivisor Latch Low /W 0xXX LC[7] = 0 IE Interrupt Enable egister /W 0x00 LC[7] = 1 LM Baud ate Generator ivisor Latch High /W 0xXX IS Interrupt Status egister 0x01 FC FIFO Control egister W 0x00 0x03 LC Line Control egister /W 0x00 0x04 MC Modem Control egister /W 0x00 0x05 0x06 LS Line Status egister eserved MS Modem Status egister MS Auto S485 elay (not supported by the TPMC467) W W 0x60 0xX0 0x07 User ata SP Scratch Pad egister /W 0xFF Enhanced egisters 0x08 FCT Feature Control egister /W 0x00 0x09 EF Enhanced Function egister /W 0x00 0x0A 0x0B 0x0C 0x0 0x0E 0x0F TXCNT Transmit FIFO Level Counter TXTG Transmit FIFO Trigger Level XCNT eceiver FIFO Level Counter XTG eceiver FIFO Trigger Level Xchar Xon, Xoff eceived Flags Xoff-1 Xoff Character 1 eserved Xoff-2 Xoff Character 2 eserved Xon-1 Xon Character 1 eserved Xon-2 Xon Character 2 Table 3-6 : UAT Channel Configuration egisters W W W W W W 0x00 0x00 0x00 0x00 0x00 0x00 TPMC467 User Manual Issue Page 11 of 29

12 The address for a UAT Channel Configuration egister x in a UAT egister Set for channel y is: PCI Base Address 0 (PCI Base Address for the UAT egister Space) + UAT egister Set Offset for channel y + egister Offset for register x Addressing example: The address for the LC register of UAT channel 2 is: PCI Base Address (PCI Base Address for the evice Configuration Space) + 0x0400 (Offset of the UAT register set for serial channel 2) + 0x0003 (Offset of the LC register within a UAT register set) For a detailed description of the serial channel registers please refer to the X17154 data sheet which is available on the Exar website ( The X17154 data sheet is also part of the TPMC467-E Engineering ocumentation. TPMC467 User Manual Issue Page 12 of 29

13 4 X17154 Target Chip 4.1 PCI Configuration egisters (PC) PCI CFG egister Address Write 0 to all unused (eserved) bits PCI writeable Initial Values (Hex Values) 0x00 evice I Vendor I N x04 Status Command Y x08 Class Code evision I N ?? 0x0C BIST Header Type PCI Latency Timer Cache Line Size N x10 Memory Base Address egister (BA) Y FFFFF000 0x14 I/O Base Address egister (Unimplemented) N x18 Base Address egister 0 (Unimplemented) N x1C Base Address egister 1 (Unimplemented) N x20 Base Address egister 2 (Unimplemented) N x24 Base Address egister 3 (Unimplemented) N x28 eserved N x2C Subsystem I Subsystem Vendor I N s.b x30 Expansion OM Base Address (Unimplemented) N x34 eserved N x38 eserved N x3C Max_Lat Min_Gnt Interrupt Pin Interrupt Line Y[7:0] Table 4-1 : PCI Header evice-i: 0x013 TPMC467 Vendor-I: 0x1498 TEWS TECHNOLOGIES evision I: Subsystem-I: 0x000A 0x000B X17154 silicon revision Subsystem Vendor-I: 0x1498 TEWS TECHNOLOGIES TPMC467 User Manual Issue Page 13 of 29

14 4.2 Configuration EEPOM After power-on or PCI reset, the X17154 loads initial configuration register data from the on board configuration EEPOM. The configuration EEPOM contains the following configuration data: Vendor I Vendor evice I SubSystem Vendor I SubSystem evice I See the X17154 Manual for more information. Address Configuration egister Configuration egister Offset Value 0x00 Vendor I 0x02 0x1498 0x01 evice I 0x00 0x013 0x02 Subsystem Vendor I 0x2E 0x1498 0x03 Subsystem I 0x2C s.b. Table 4-2 : Configuration EEPOM TPMC467-xx Subsystem-I Value (Offset 0x0C): TPMC x000A TPMC x000B The words following the configuration data contain: The module version and revision The UAT clock frequency in Hz The physical interface attached to the serial channels The maximal baud rate of the transceivers in bps The supported control signals of the serial channels For the physical interfaces and the control signals applies: Bit 3 represents UAT channel 3 and bit 0 represents UAT channel 0. The appropriate bit is set to 1 for each UAT channel attached to the physical interface represented by the word. Bit 15 to bit 4 are always 0. TPMC467 User Manual Issue Page 14 of 29

15 Address Configuration egister TPMC TPMC x04 Module Version 0x0100 0x0100 0x05 Module evision 0x0000 0x0000 0x06 EEPOM evision 0x0002 0x0002 0x07 Oscillator Frequency (high) 0x02A3 0x02A3 0x08 Oscillator Frequency (low) 0x0000 0x0000 0x09-0x0F eserved - - 0x10 S232 Channels 0x000F 0x000F 0x11 S422 Channels 0x000F 0x000F 0x12 TTL Channels 0x0000 0x0000 0x13 S485 Full uplex Channels 0x000F 0x000F 0x14 S485 Half uplex Channels 0x000F 0x000F 0x15-0x1E eserved - - 0x1F Programmable Interfaces 0x000F 0x000F 0x20 Max ata ate S232 (high) 0x000F 0x000F 0x21 Max ata ate S232 (low) 0x4240 0x4240 0x22 Max ata ate S422 (high) 0x0098 0x0098 0x23 Max ata ate S422 (low) 0x9680 0x9680 0x24 Max ata ate TTL (high) 0x0000 0x0000 0x25 Max ata ate TTL (low) 0x0000 0x0000 0x26 Max ata ate S485 Full uplex (high) 0x0098 0x0098 0x27 Max ata ate S485 Full uplex (low) 0x9680 0x9680 0x28 Max ata ate S485 Half uplex (high) 0x0098 0x0098 0x29 Max ata ate S485 Half uplex (low) 0x9680 0x9680 0x2A-0x2F eserved - - 0x30 x & Tx 0x000F 0x000F 0x31 TS & CTS 0x0000 0x0000 0x32 Full modem 0x0000 0x0000 0x33-0x37 eserved - - 0x38 0x39 0x3A Enhanced TS & CTS (Front or Back I/O only) Enhanced Full modem (Front or Back I/O only) Channels with enhanced TS & CTS Support for S232 only 0x0000 0x0000 0x000F 0x0000 0x0000 0x000F 0x3B-0x3F eserved - - Table 4-3 : Physical Configuration EEPOM ata TPMC467 User Manual Issue Page 15 of 29

16 5 Configuration Hints The TPMC467 physical interfaces of the serial channels are individually software programmable to various interface configurations. For this purpose a CPL provides a control register for each interface channel. 5.1 CPL escription The CPL provides a Channel Control egister for each of the interface channels. Each of the Channel Control egisters is individually addressable. The access to this registers is described in detail in chapter 5.2 CPL Access CPL Address Map efer to the following chart for the register addresses. Address egister Name Size (Bit) 000 Control egister Channel Control egister Channel Control egister Channel Control egister Channel Channel Control egister This register is identical for all channels. Table 5-1 : CPL egister Address Map Bit Symbol escription Access eset Value 6 SHN Active-Low Shutdown-Control. rive SHN high to shut down transmitters and charge pump. 0 : Normal operation 1 : Shutdown /W 1 5 SLEW LIMIT Transmitter Speed-Select. Select slew-rate limiting for S232 and S485. Slew-rate limits with a logic-level high. 0 : Normal data rate limit (S232: 1 Mbps; S485: 10 Mbps) 1 : Limit data rate to 250 kbps (both S232 & S485) 4 TTEM Transmitter Termination Enable Terminate transmit line with a 120Ω termination resistor 0 : Termination inactive 1 : Termination active 3 TEM eceiver Termination Enable Terminate receive line with a 120Ω termination resistor 0 : Termination inactive 1 : Termination active /W 0 /W 0 /W 0 TPMC467 User Manual Issue Page 16 of 29

17 Bit Symbol escription Access 2 ENA Auto S485 eceiver Enable When the Auto TS Control feature of the X17154 is used in half duplex configurations, this bit can be used to inhibit the reception of an echo of the own data transmission 0 : Normal operation (receiver is always enabled) 1 : Inhibit echo reception (receiver is disabled during data transmission) 1 HPLX Selectable Mode Functionality. Operates in full-duplex mode when low; operates in half-duplex mode when high. 0 : Full-duplex 1 : Half-uplex 0 S485/ S232# 5.2 CPL Access Selectable Mode Functionality. Operates as S485 with a logic-level high; operates as S232 with a logic-level low. 0 : S232 1 : S485 Table 5-2 : Channel Control egister eset Value /W 0 /W 0 /W 0 The CPL it is connected to the MPIO-pins of the X17154 to provide access to the control registers. PCI Bus X17154 MPIO CPL eg. CH0 eg. CH1 eg. CH2 eg. CH3 Transceiver CH0 CH1 CH2 CH3 Figure 5-1 : CPL-Bus Block iagram The MPIO-pins form a simple bus to the CPL. The following chart gives an overview about the MPIO pin assignment: MPIO Pin irection Function MPIO[0] Output CEN Chip Enable MPIO[1] Output /W# - ead/write Low: Write to Address High: ead from Address MPIO[2] Output CLK Clock MPIO[5-3] Output A egister Address MPIO[6] Output ATAOUT Serial ata Output MPIO[7] Input ATAIN Serial ata Input Table 5-3 : MPIO Pins TPMC467 User Manual Issue Page 17 of 29

18 5.2.1 Accessing X17154 MPIO-Pins The MPIO egisters are accessible at PCI Base Address 0 + evice Configuration egister Offset. Address Offset egister escription Access eset Value 0x08F MPIOINT MPIO Interrupt Mask /W 0x00 0x090 MPIOLVL MPIO Level Control /W 0x00 0x091 MPIO3T MPIO Output Pin Tri-state Control /W 0x00 0x092 MPIOINV MPIO Input Polarity Select /W 0x00 0x093 MPIOSEL MPIO Input/Output Select /W 0xFF Table 5-4 : MPIO evice Configuration egisters MPIOINT, MPIOLVL and MPIO3T must be left at their default values. MPIOSEL must be set to 0x80 to configure MPIO[6-0] pins as outputs and MPIO[7] as input. MPIOLVL sets the output level of the MPIO output pins and is used to write on the CPL-bus CPL-Bus Protocol Write A CPL register write access starts with setting CEN to 1. This resets the CPL s internal statemachine. Before the first clock pulse is issued, A and ATAOUT have to be set; /W# must be left 0. The first rising edge of CLK samples the A bits and the ATAOUT bit. A determines which internal register is accessed. The following 6 rising edges of CLK sample the remaining data bits, additional CLK pulses are ignored. Setting CEN back to 0 completes the access and the configuration of the transceivers will be updated. CEN eset internal state machine Write to outputs /W CLK A Address Sample address & first data bit ATAOUT Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 ATAIN Figure 5-2 : CPL-Bus Write Example (pseudocode): Write value 0x05 to CPL address 0x03 define MPIOLVL 0x90; define MPIOSEL 0x93; void Write_X17154(int address, int value); TPMC467 User Manual Issue Page 18 of 29

19 Write_X17154(MPIOSEL, 0x80); // Setting up MPIOSEL Write_X17154(MPIOLVL, 0x19); // CEN = 1, A = "011, (6) = 0 Write_X17154(MPIOLVL, 0x1); // CLK = 1 Write_X17154(MPIOLVL, 0x01); // CLK = 0, A = 000, (5) = 0 Write_X17154(MPIOLVL, 0x05); // CLK = 1 Write_X17154(MPIOLVL, 0x01); // CLK = 0, (4) = 0 Write_X17154(MPIOLVL, 0x05); // CLK = 1 Write_X17154(MPIOLVL, 0x01); // CLK = 0, (3) = 0 Write_X17154(MPIOLVL, 0x05); // CLK = 1 Write_X17154(MPIOLVL, 0x41); // CLK = 0, (2) = 1 Write_X17154(MPIOLVL, 0x45); // CLK = 1 Write_X17154(MPIOLVL, 0x01); // CLK = 0, (1) = 0 Write_X17154(MPIOLVL, 0x05); // CLK = 1 Write_X17154(MPIOLVL, 0x41); // CLK = 0, (0) = 1 Write_X17154(MPIOLVL, 0x45); // CLK = 1 Write_X17154(MPIOLVL, 0x00); // CLK = 0, CEN = ead A CPL register read access starts with setting CEN to 1. This resets the CPL s internal statemachine. Before the first clock pulse is issued, A and /W# have to be set. The first rising edge of CLK samples the A bits and starts the output of the first ATAIN bit. A determines which internal register is accessed. The following 6 rising edges of CLK put out the remaining data bits, additional CLK pulses are ignored. Setting CEN back to 0 completes the access. CEN eset internal state machine /W CLK A Address Sample address & output of first data bit ATAOUT ATAIN Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Example (pseudocode): ead value 0x05 to CPL address 0x03 Figure 5-3 : CPL-Bus ead define MPIOLVL 0x90; define MPIOSEL 0x93; int ead_x17154(int address); // eturns the address bit 7 int value Write_X17154(MPIOSEL, 0x80); // Setting up MPIOSEL Write_X17154(MPIOLVL, 0x1B); // CEN = 1, A = "011, /W# = 1 Write_X17154(MPIOLVL, 0x1F); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0, A = 000 TPMC467 User Manual Issue Page 19 of 29

20 value = (ead_x17154(mpiolvl) << 6); // ead (6) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 5); // ead (5) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 4); // ead (4) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 3); // ead (3) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 2); // ead (2) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 1); // ead (1) Write_X17154(MPIOLVL, 0x07); // CLK = 1 Write_X17154(MPIOLVL, 0x03); // CLK = 0 value = (ead_x17154(mpiolvl) << 0); // ead (0) Write_X17154(MPIOLVL, 0x00); // CEN = 0, /W# = Serial Interface Channel Setup After power-up all transceivers are in shutdown mode, i.e. the outputs are in tri-state mode. Therefore the serial interfaces must be properly set up before they can be used. The interfaces can be programmed to following Modes: S232 S485/S422 full-duplex (with optional termination) S485 half-duplex (Master/Slave, with optional termination) Special Features Auto S485 Operation In S485 half duplex applications it is necessary to tristate the driver when it is not active. The X17154 provides a special function, the Auto S485 Operation for this purpose. The UAT s TS signal is connected to the driver enable pin of the transceiver. The UAT asserts TS to enable the driver before it starts to send a character and deasserts the TS signal after a programmable delay after the stop bit of the last transmitted character. The delay optimizes the time needed for the last transmission to reach the farthest station on a long cable network before switching off the line driver. The Auto S485 Operation is enabled by FCT bit 5. The delay is specified in MS[7:4] S485 eceiver Control In S485 half duplex applications the driver and receiver are connected with each other. To prevent the echo of local data, the receive line can be inhibited for the time the driver is enabled. This is done by activating the Auto S485 eceiver Enable in the Channel Control egister. When the Auto S485 eceiver Enable is not activated in a half duplex application, this will result in a kind of loopback mode. This may be done on purpose to monitor the loopback data for errors which TPMC467 User Manual Issue Page 20 of 29

21 would indicate a line contention. When the channel is unconnected, this may also be used as a build in self test Slew ate Limiting The SLEW LIMIT control is used to select the slew-rate limiting of the S232 transmitters and the S485/S422 drivers. With SLEW LIMIT asserted, the S232 transmitters and the S485/S422 driver are slew-rate limited to reduce EMI, resulting in a max data rate of 250 kbps. S232 data rates up to 1 Mbps and S485/S422 data rates up to 10 Mbps are possible when SLEW LIMIT is unasserted. SLEW LIMIT can be changed during operation without interrupting data communications Low-Power Shutdown The MAX3161E has a shutdown control input, SHN. When SHN is ON, the charge pump and transmitters are shut down and supply current is reduced to 10nA. The S232 receiver outputs remain active if in S232 mode. The charge-pump capacitors must be recharged when coming out of shutdown before resuming operation in either S232 or S485/S422 mode Channel Setup Each interface channel must be set up in its associated Channel Control egister in the CPL. epending on the interface configuration the Auto S485 Operation must be activated in the Feature Control egister in the X efer to the next chapter S485/S422 Configuration Examples to find out which interface configurations suits your needs. The following table shows how to program the interfaces to the commonly used modes: Bit Symbol eset Value S232 S422 Multidrop S422 F S485 F (Master) S485 F Slave S485 H CPL Channel Control egister 0 S485/S232# OFF OFF ON ON ON ON ON 1 HPLX OFF OFF OFF OFF OFF OFF ON 2 ENA OFF OFF OFF OFF OFF OFF ON 3 TEM OFF OFF (1) ON (2) ON ON ON (2) OFF 4 TTEM OFF OFF (1) OFF OFF ON ON (2) ON (2) 5 SLEW LIMIT OFF User User User User User User 6 SHN ON OFF OFF OFF OFF OFF OFF X17154 Feature Control egister (FCT) 5 Auto S485 Operation OFF OFF OFF OFF OFF ON ON (1) TEM / TTEM settings are ignored in S232 mode. (2) epends on bus configuration. Terminate only if the transceiver is the end-point of the bus. Table 5-5 : Serial Channel Setup TPMC467 User Manual Issue Page 21 of 29

22 5.4 S485/S422 Configuration Examples S422 Multidrop S485 HPLX ENA TEM TTEM FCT[5] ON OFF OFF ON* OFF OFF * Terminate only if the device is a receiver and the end-point of the bus. Figure 5-4 : S422 Multidrop Configuration S422 Full uplex Point to Point S485 HPLX ENA TEM TTEM FCT[5] ON OFF OFF ON OFF OFF Figure 5-5: S422 Full uplex Point to Point Configuration S485 Full uplex Point to Point S485 HPLX ENA TEM TTEM FCT[5] ON OFF OFF ON ON OFF Figure 5-6: S485 Full uplex Point to Point Configuration TPMC467 User Manual Issue Page 22 of 29

23 5.4.4 S485 Half uplex Point to Point S485 HPLX ENA TEM TTEM FCT[5] ON ON ON OFF ON ON Figure 5-7: S485 Half uplex Point to Point Configuration S485 Full uplex Multi-point Also referred to as party-line Master Slave S485 HPLX ENA TEM TTEM FCT[5] ON OFF OFF ON ON OFF S485 HPLX ENA TEM TTEM FCT[5] ON OFF OFF ON* ON* ON * Terminate only if the device is the end-point of the bus. Master Slave Slave Slave Figure 5-8: S485 Full uplex Multi-Point Configuration TPMC467 User Manual Issue Page 23 of 29

24 5.4.6 S485 Half uplex Multi-point Also referred to as party-line S485 HPLX ENA TEM TTEM FCT[5] ON ON ON OFF ON* ON * Terminate only if the device is the end-point of the bus. Figure 5-9: S485 Half uplex Multi-Point Configuration 5.5 I/O Electrical Interface ±15kV ES Protection The receiver inputs and transmitter outputs are characterized for ±15kV ES protection using the Human Body Model S232 Transceivers The S232 transmitters are inverting-level translators that convert CMOS-logic levels to ±5V EIA/TIA- 232-compliant levels. The transmitters are guaranteed at a 250 kbps data rate in slew-rate limited mode with worst-case loads of 3kΩ in parallel with 1000pF. ata rates up to 1 Mbps can be achieved by not asserting SLEW LIMIT. When powered down or in shutdown, the outputs are high impedance and can be driven to ±13.2V. The receivers convert S232 signals to CMOS-logic output levels. All receivers have inverting outputs that remain active in shutdown. The MAX3161E permit their receiver inputs to be driven to ±25V. Floating receiver input signals are pulled to ground through internal 5kΩ resistors, forcing the outputs to a logic-high S485/S422 Transceivers The S485/S422 transceivers feature fail-safe circuitry that guarantees a logic-high receiver output when the receiver inputs are open or shorted, or when they are connected to a terminated transmission line with all drivers disabled. They also feature selectable reduced slew-rate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 250 kbps. The transmitters can operate at speeds up to 10 Mbps with the slew-rate limiting disabled. rivers are short-circuit current limited and thermally limited to protect them against excessive power dissipation. Half-duplex communication is enabled by driving HPLX high. TPMC467 User Manual Issue Page 24 of 29

25 5.5.4 Termination The receive and the transmit line can be terminated with a 120Ω termination resistor. The termination is software selectable. 5.6 Block iagram X17154 Tx MAX3161E S232 Termination Tx / Tx- / x- x TS CTS 1 & S485 S232/S485 x / Tx+ / x+ TS / x- CTS / x+ uplex CPL ENA SLEW LIMIT SHN HPLX S232/S485 TTEM TEM Figure 5-10: I/O Block iagram TPMC467 User Manual Issue Page 25 of 29

26 6 Programming Hints 6.1 UAT Baud ate Programming Each of the 4 UAT channels of the TPMC467 provides a programmable Baud ate Generator. The clock of the X17154 UAT can be divided by any divisor from 1 to The divisor can be programmed by the UAT channel LM (ivisor MSB) and LL (ivisor LSB) registers. After a reset bit 7 of the UAT channels MC register defaults to 0 and the divisor value is 0xFFFF. The basic formula of baud rate programming is: Baud ate = MHz 16 ivisor ( 1+ 3 MC[] 7 ) Examples for standard baud rates are given in following chart: Baud ate MC[7] = 0 Baud ate MC[7] = 1 ivisor LM Value LL Value x1B00 0x1B 0x x1200 0x12 0x x0900 0x09 0x x0480 0x04 0x x0240 0x02 0x x0120 0x01 0x k x0090 0x00 0x k x0048 0x00 0x k 14.4k 0x0030 0x00 0x k 28.8k 0x0018 0x00 0x k 57.6k 0x000C 0x00 0x0C 460.8k 115.2k 0x0006 0x00 0x k 230.4k 0x0003 0x00 0x k 345.6k 0x0002 0x00 0x k 691.2k 0x0001 0x00 0x01 Table 6-1 : UAT Baud ate Programming To calculate a divisor value for a given baud rate, use following formula: ivisor = MHz 16 Baud ate ( 1+ 3 MC[] 7 ) The sampling rate for a UAT channel can be set to 8x (normal operation is 16x) in the 8XMOE register. Transmit and receive data rates will double by selecting 8x sample rate. The maximum achievable baud rate is Mbps (ivisor = 0x0001 & 8x sampling rate). TPMC467 User Manual Issue Page 26 of 29

27 These steps should be used to modify the LM, LL registers of an UAT channel: 1. Write 0x80 to the LC register of the UAT channel (enable access to the LM, LL registers). 2. Program the LM, LL registers of the UAT channel. 3. Write normal operation byte value to the LC register of the UAT channel. These steps should be used to modify MC register bit 7 of an UAT channel (set baud rate generator prescaler): 1. Set UAT channel EF register bit 4 to '1' (enable modification of MC register bits 5-7). 2. Modify UAT channel MC register bit Set UAT channel EF register bit 4 to '0' (latch modified MC register setting). Note that the maximum baud rate for S232 channel is kps. Thus the minimum divisor value for S232 channels is 0x0003 with MC[7] = 0. TPMC467 User Manual Issue Page 27 of 29

28 7 Pin Assignment I/O Connector The TPMC467 front panel I/O connector is a J45 modular jack connector (e.g. AMP# ). Figure 7-1 : I/O Connector Pinout 7.1 Front Panel I/O Connector (TPMC467-10) Pin Signal S232 Signal S Tx+ 4 GN GN 5 x +5V Termination Supply (unfused) 6 Tx Tx- 7 CTS x+ 8 TS x- Table 7-1 : Pin Assignment J45 Front Panel I/O Connector The S232 pinout is compliant to TIA/EIA-561 (EIA-232). 7.2 Front Panel I/O Connector (TPMC467-11) Pin Signal S232 Signal S TS Tx+ 3 GN GN 4 Tx Tx- 5 x x- 6 GN GN 7 CTS x Table 7-2 : Pin Assignment J45 Front Panel I/O Connector The S232 pinout is compliant to TIP866-TM-20 or to the Motorola Standard. The S422 pinout is compliant to TIP866-TM-20. TPMC467 User Manual Issue Page 28 of 29

29 7.3 Serial Channel to Front Panel Port Mapping The serial channels 0-3 are mapped onto the 4 front panel connectors labeled Port1 Port4. Serial Channel Front Panel Port Channel 0 Port 1 Channel 1 Port 2 Channel 2 Port 3 Channel 3 Port 4 Table 7-3 : Serial Channel to Front Panel Port Mapping TPMC467 User Manual Issue Page 29 of 29

TPMC376. Conduction Cooled 4 Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue September 2010 D

TPMC376. Conduction Cooled 4 Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue September 2010 D The Embedded I/O Company TPMC376 Conduction Cooled 4 Channel S232/S422/S485 Programmable Serial Interface Version 1.0 User Manual Issue 1.0.5 September 2010 D76376800 TEWS TECHNOLOGIES GmbH Am Bahnhof

More information

TXMC Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue July 2015

TXMC Channel RS232/RS422/RS485 Programmable Serial Interface. Version 1.0. User Manual. Issue July 2015 The Embedded I/O Company TXMC465 8 Channel S232/S422/S485 Programmable Serial Interface Version 1.0 User Manual Issue 1.0.0 July 2015 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone:

More information

TPMC Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014

TPMC Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TPMC461 8 Channel Serial Interface RS232/RS422 Version 1.0 User Manual Issue 1.0.6 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany www.tews.com Phone:

More information

TCP Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014

TCP Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TCP462 4 Channel Serial Interface RS232/RS422 Version 1.0 User Manual Issue 1.0.6 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TPMC Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014

TPMC Channel Serial Interface RS232/RS422. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TPMC460 16 Channel Serial Interface RS232/RS422 Version 1.0 User Manual Issue 1.0.6 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany www.tews.com Phone:

More information

TPMC Channel Isolated Serial Interface RS232. Version 1.0. User Manual. Issue August 2017

TPMC Channel Isolated Serial Interface RS232. Version 1.0. User Manual. Issue August 2017 The Embedded I/O Company TPMC860 4 Channel Isolated Serial Interface RS232 Version 1.0 User Manual Issue 1.0.4 August 2017 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TPMC Channel Isolated Serial Interface RS422/RS485. Version 1.0. User Manual. Issue July 2009

TPMC Channel Isolated Serial Interface RS422/RS485. Version 1.0. User Manual. Issue July 2009 The Embedded I/O Company TPMC861 4 Channel Isolated Serial Interface RS422/RS485 Version 1.0 User Manual Issue 1.0.3 July 2009 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0)

More information

TCP Channel Serial Interface RS232 / RS422 cpci Module. User Manual. The Embedded I/O Company. Version 1.0. Issue 1.

TCP Channel Serial Interface RS232 / RS422 cpci Module. User Manual. The Embedded I/O Company. Version 1.0. Issue 1. The Embedded I/O Company TCP866 8 Channel Serial Interface RS232 / RS422 cpci Module Version 1.0 User Manual Issue 1.3 September 2006 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 Phone: +49-(0)4101-4058-0 25469

More information

TPMC815 ARCNET PMC. User Manual. The Embedded I/O Company. Version 2.0. Issue 1.2 November 2002 D

TPMC815 ARCNET PMC. User Manual. The Embedded I/O Company. Version 2.0. Issue 1.2 November 2002 D The Embedded I/O Company TPMC815 ARCNET PMC Version 2.0 User Manual Issue 1.2 November 2002 D76815804 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek / Germany Phone: +49-(0)4101-4058-0 Fax: +49-(0)4101-4058-19

More information

TPMC Channel Motion Control. User Manual. The Embedded I/O Company. Version 1.0. Issue 1.3 March 2003 D

TPMC Channel Motion Control. User Manual. The Embedded I/O Company. Version 1.0. Issue 1.3 March 2003 D The Embedded I/O Company TPMC118 6 Channel Motion Control Version 1.0 User Manual Issue 1.3 March 2003 D76118800 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek / Germany Phone: +49-(0)4101-4058-0

More information

TPMC816. Two Independent Channels Extended CAN Bus PMC Module. Version 2.2. User Manual. Issue August 2014

TPMC816. Two Independent Channels Extended CAN Bus PMC Module. Version 2.2. User Manual. Issue August 2014 The Embedded I/O Company TPMC816 Two Independent Channels Extended CAN Bus PMC Module Version 2.2 User Manual Issue 2.2.1 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone:

More information

TPMC310. Conduction Cooled PMC Isolated 2 x CAN Bus. Version 1.1. User Manual. Issue June 2014

TPMC310. Conduction Cooled PMC Isolated 2 x CAN Bus. Version 1.1. User Manual. Issue June 2014 The Embedded I/O Company TPMC310 Conduction Cooled PMC Isolated 2 x CAN Bus Version 1.1 User Manual Issue 1.1.6 June 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TPMC810. Isolated 2x CAN Bus. Version 1.1. User Manual. Issue June 2009

TPMC810. Isolated 2x CAN Bus. Version 1.1. User Manual. Issue June 2009 The Embedded I/O Company TPMC810 Isolated 2x CAN Bus Version 1.1 User Manual Issue 1.1.6 June 2009 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek / Germany Phone: +49-(0)4101-4058-0 Fax: +49-(0)4101-4058-19

More information

TPMC Digital Inputs/Outputs (Bit I/O) Version 2.0. User Manual. Issue February 2014

TPMC Digital Inputs/Outputs (Bit I/O) Version 2.0. User Manual. Issue February 2014 The Embedded I/O Company TPMC681 64 Digital Inputs/Outputs (Bit I/O) Version 2.0 User Manual Issue 2.0.0 February 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TPMC /8 Digital Inputs (24V) 16/8 Digital Outputs (24V, 0.5A) Version 3.0. User Manual. Issue June 2014

TPMC /8 Digital Inputs (24V) 16/8 Digital Outputs (24V, 0.5A) Version 3.0. User Manual. Issue June 2014 The Embedded I/O Company TPMC670 16/8 Digital Inputs (24V) 16/8 Digital Outputs (24V, 0.5A) Version 3.0 User Manual Issue 3.0.0 June 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone:

More information

Artisan Technology Group is your source for quality new and certified-used/pre-owned equipment

Artisan Technology Group is your source for quality new and certified-used/pre-owned equipment Artisan Technology Group is your source for quality new and certified-used/pre-owned equipment FAST SHIPPING AND DELIVERY TENS OF THOUSANDS OF IN-STOCK ITEMS EQUIPMENT DEMOS HUNDREDS OF MANUFACTURERS SUPPORTED

More information

TPMC x ADC, 16x/0x DAC and 8x Digital I/O. Version 1.0. User Manual. Issue May 2018

TPMC x ADC, 16x/0x DAC and 8x Digital I/O. Version 1.0. User Manual. Issue May 2018 The Embedded I/O Company TPMC533 32x ADC, 16x/0x DAC and 8x Digital I/O Version 1.0 User Manual Issue 1.0.1 May 2018 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101 4058

More information

TPMC500. Optically Isolated 32 Channel 12 Bit ADC. Version 1.1. User Manual. Issue January 2014

TPMC500. Optically Isolated 32 Channel 12 Bit ADC. Version 1.1. User Manual. Issue January 2014 The Embedded I/O Company TPMC500 Optically Isolated 32 Channel 12 Bit ADC Version 1.1 User Manual Issue 1.1.9 January 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TXMC885. Four Channel 10/100/1000 Mbit/s Ethernet Adapter. Version 1.0. User Manual. Issue October 2011

TXMC885. Four Channel 10/100/1000 Mbit/s Ethernet Adapter. Version 1.0. User Manual. Issue October 2011 The Embedded I/O Company TXMC885 Four Channel 10/100/1000 Mbit/s Ethernet Adapter Version 1.0 User Manual Issue 1.0.0 October 2011 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49

More information

TIP815. ARCNET Controller. Version 1.0. User Manual. Issue September 2009

TIP815. ARCNET Controller. Version 1.0. User Manual. Issue September 2009 The Embedded I/O Company TIP815 ARCNET Controller Version 1.0 User Manual Issue 1.0.7 September 2009 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101 4058 0 Fax: +49 (0)

More information

TIP120. Motion Controller with Incremental Encoder Interface. Version 1.0. User Manual. Issue August 2014

TIP120. Motion Controller with Incremental Encoder Interface. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TIP120 Motion Controller with Incremental Encoder Interface Version 1.0 User Manual Issue 1.0.5 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany www.tews.com

More information

TIP SERCOS IP with 2 Encoder Interfaces. User Manual. The Embedded I/O Company. Version 1.0. Issue 1.3 September 2006 D

TIP SERCOS IP with 2 Encoder Interfaces. User Manual. The Embedded I/O Company. Version 1.0. Issue 1.3 September 2006 D The Embedded I/O Company TIP812-20 SERCOS IP with 2 Encoder Interfaces Version 1.0 User Manual Issue 1.3 September 2006 D75812820 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 Phone: +49-(0)4101-4058-0 25469 Halstenbek,

More information

TPCE260. PCI Express PMC Carrier. Version 1.0. User Manual. Issue August 2014

TPCE260. PCI Express PMC Carrier. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TPCE260 PCI Express PMC Carrier Version 1.0 User Manual Issue 1.0.1 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101 4058 0 Fax: +49

More information

TPMC / 16 Channels of 16 bit D/A. Version 1.0. User Manual. Issue December 2010

TPMC / 16 Channels of 16 bit D/A. Version 1.0. User Manual. Issue December 2010 The Embedded I/O Company TPMC553 32 / 16 Channels of 16 bit D/A Version 1.0 User Manual Issue 1.0.3 December 2010 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101 4058

More information

TIP550. Optically Isolated 8/4 Channel 12-bit D/A. Version 1.2. User Manual. Issue October 2009

TIP550. Optically Isolated 8/4 Channel 12-bit D/A. Version 1.2. User Manual. Issue October 2009 The Embedded I/O Company TIP550 Optically Isolated 8/4 Channel 12-bit D/A Version 1.2 User Manual Issue 1.2.0 October 2009 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0) 4101

More information

TPMC317. Conduction Cooled 6 Channel SSI, Incremental Encoder, Counter. Version 1.0. User Manual. Issue August 2014

TPMC317. Conduction Cooled 6 Channel SSI, Incremental Encoder, Counter. Version 1.0. User Manual. Issue August 2014 The Embedded I/O Company TPMC317 Conduction Cooled 6 Channel SSI, Incremental Encoder, Counter Version 1.0 User Manual Issue 1.0.2 August 2014 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany

More information

TIP111. Motion Controller with Absolute Encoder Interface (SSI) User Manual. The Embedded I/O Company. Version 1.1. Issue 1.4 September 2005 D

TIP111. Motion Controller with Absolute Encoder Interface (SSI) User Manual. The Embedded I/O Company. Version 1.1. Issue 1.4 September 2005 D The Embedded I/O Company TIP111 Motion Controller with Absolute Encoder Interface (SSI) Version 1.1 User Manual Issue 1.4 September 2005 D75111800 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek /

More information

TPMC Channel SSI, Incremental Encoder, Counter. Version 1.0. User Manual. Issue January 2017

TPMC Channel SSI, Incremental Encoder, Counter. Version 1.0. User Manual. Issue January 2017 The Embedded I/O Company TPMC117 6 Channel SSI, Incremental Encoder, Counter Version 1.0 User Manual Issue 1.0.5 January 2017 TEWS TECHNOLOGIES GmbH Am Bahnhof 7 25469 Halstenbek, Germany Phone: +49 (0)

More information

PCI-HPDI32A-COS User Manual

PCI-HPDI32A-COS User Manual PCI-HPDI32A-COS User Manual Preliminary 8302A Whitesburg Drive Huntsville, AL 35802 Phone: (256) 880-8787 Fax: (256) 880-8788 URL: www.generalstandards.com E-mail: support@generalstandards.com User Manual

More information

PCI, PCIe, cpci, and PC104+ Plus Modules

PCI, PCIe, cpci, and PC104+ Plus Modules PCI, PCIe, cpci, and PC104+ Plus Modules Data Sheets of TEWS I/O Modules and Carrier About TEWS TECHNOLOGIES TEWS TECHNOLOGIES is a leading solutions provider of embedded I/O and CPU products based on

More information

XR17V354 HIGH PERFORMANCE QUAD PCI-EXPRESS UART

XR17V354 HIGH PERFORMANCE QUAD PCI-EXPRESS UART HIGH PERFORMANCE QUAD PCI-EXPRESS UART DECEMBER 2009 REV. 1.0.0 GENERAL DESCRIPTION The XR17V354 1 (V354) is a single chip 4-channel PCI Express (PCIe) UART (Universal Asynchronous Receiver and Transmitter),

More information

XR17V358 HIGH PERFORMANCE OCTAL PCI EXPRESS UART

XR17V358 HIGH PERFORMANCE OCTAL PCI EXPRESS UART HIGH PERFORMANCE OCTAL PCI EXPRESS UART APRIL 2011 REV. 1.0.3 GENERAL DESCRIPTION The XR17V358 1 (V358) is a single chip 8-channel PCI Express (PCIe) UART (Universal Asynchronous Receiver and Transmitter),

More information

XR17V258 66MHZ PCI BUS OCTAL UART WITH POWER MANAGEMENT SUPPORT

XR17V258 66MHZ PCI BUS OCTAL UART WITH POWER MANAGEMENT SUPPORT 66MHZ PCI BUS OCTAL UART WITH POWER MANAGEMENT SUPPORT JULY 2008 REV. 1.0.1 GENERAL DESCRIPTION The XR17V258 1 (V258) is a single chip 8-channel 66MHz PCI (Peripheral Component Interconnect) UART (Universal

More information

XRA BIT I2C/SMBUS GPIO EXPANDER WITH INTEGRATED LEVEL SHIFTERS

XRA BIT I2C/SMBUS GPIO EXPANDER WITH INTEGRATED LEVEL SHIFTERS SEPTEMBER 2011 REV. 1.0.0 GENERAL DESCRIPTION The XRA1207 is a 16-bit GPIO expander with an I 2 C/ SMBus interface. After power-up, the XRA1207 has internal 100K ohm pull-up resistors on each pin that

More information

DATA COMMUNICATIONS APPLICATION NOTE DAN132

DATA COMMUNICATIONS APPLICATION NOTE DAN132 EXAR S SINGLE CHANNEL UARTS COMPARED WITH TI S TL16C550C June 2002 Author: PY 1.0 INTRODUCTION This application note describes the major difference between Exar s ST16C550, ST16C580, ST16C650A, and XR16C850

More information

PCI-HPDI32A PCI-HPDI32A-PECL PMC-HPDI32A PMC-HPDI32A-PECL

PCI-HPDI32A PCI-HPDI32A-PECL PMC-HPDI32A PMC-HPDI32A-PECL PCI-HPDI32A PCI-HPDI32A-PECL PMC-HPDI32A PMC-HPDI32A-PECL 32-Bit High-Speed Parallel Digital Interface User Manual 8302A Whitesburg Drive Huntsville, AL 35802 Phone: (256) 880-8787 Fax: (256) 880-8788

More information

XRA1201/1201P 16-BIT I2C/SMBUS GPIO EXPANDER

XRA1201/1201P 16-BIT I2C/SMBUS GPIO EXPANDER SEPTEMBER 2011 REV. 1.0.0 GENERAL DESCRIPTION The XRA1201/1201P is a 16-bit GPIO expander with an I 2 C/SMBus interface. After power-up, the XRA1201 has internal 100K ohm pull-up resistors on each pin

More information

Model IR4000M. Multi-Point Monitor Modbus programming guide

Model IR4000M. Multi-Point Monitor Modbus programming guide Model I4000M Multi-Point Monitor Modbus programming guide The information and technical data disclosed in this document may be used and disseminated only for the purposes and to the extent specifically

More information

DATA COMMUNICATIONS APPLICATION NOTE DAN133

DATA COMMUNICATIONS APPLICATION NOTE DAN133 EXAR S QUARTS COMPARED WITH TI S TL16C554 AND TL16C554A June 2002 Author: PY 1.0 INTRODUCTION This application note describes the major difference between Exar s QUARTs (ST16C554, ST16C654, and XR16C854)

More information

IsoLoop Isolated PROFIBUS Evaluation Board

IsoLoop Isolated PROFIBUS Evaluation Board IsoLoop Isolated POFIUS Evaluation oard oard No.: IL3685-3-01 bout This Evaluation oard Isolation reduces noise, eliminates ground loops, and improves safety. This Evaluation oard provides a complete isolated

More information

128 Kb Dual-Port SRAM with PCI Bus Controller (PCI-DP)

128 Kb Dual-Port SRAM with PCI Bus Controller (PCI-DP) 128 Kb Dual-Port SRAM with PCI Bus Controller (PCI-DP) Features 128 Kb of dual-ported shared memory Master and target PCI Specification 2.2 compliant interface Embedded host bridge capability Direct interface

More information

CPCI-HPDI32ALT High-speed 64 Bit Parallel Digital I/O PCI Board 100 to 400 Mbytes/s Cable I/O with PCI-DMA engine

CPCI-HPDI32ALT High-speed 64 Bit Parallel Digital I/O PCI Board 100 to 400 Mbytes/s Cable I/O with PCI-DMA engine CPCI-HPDI32ALT High-speed 64 Bit Parallel Digital I/O PCI Board 100 to 400 Mbytes/s Cable I/O with PCI-DMA engine Features Include: 200 Mbytes per second (max) input transfer rate via the front panel connector

More information

DATA COMMUNICATIONS APPLICATION NOTE DAN137

DATA COMMUNICATIONS APPLICATION NOTE DAN137 November 2003 EXAR XR16L580 COMPARED WITH TI S TL16C550C (48-TQFP) Author: BL & PY 1.0 INTRODUCTION This application note describes the major differences between Exar s XR16L580 and TI s TL16C550C (PT

More information

< W3150A+ / W5100 Application Note for SPI >

< W3150A+ / W5100 Application Note for SPI > < W3150A+ / W5100 Application Note for SPI > Introduction This application note describes how to set up the SPI in W3150A+ or W5100. Both the W3150A+ and W5100 have same architecture. W5100 is operated

More information

Craft Port Tiny RS-232 Transceiver for Portable Applications ADM101E. Data Sheet FUNCTIONAL BLOCK DIAGRAM

Craft Port Tiny RS-232 Transceiver for Portable Applications ADM101E. Data Sheet FUNCTIONAL BLOCK DIAGRAM Data Sheet FEATURES 460 kbit/s Transmission Rate Single 5 V Power Supply Compatible with RS-232 Input/Output Levels 0.1 μf Charge Pump Capacitors One Driver and One Receiver On-Board DC-DC Converter ±4.2

More information

Logosol Joystick Node LS-731

Logosol Joystick Node LS-731 Features 2 and 3 axis models Travel ±20 deg Non contact hall effect joystick Mechanical MTBF 15,000,000 cycles 3 pushbuttons Up to 2 stick pushbuttons 8 LEDs Member of Logosol s distributed motion control

More information

USB-1208LS Specifications

USB-1208LS Specifications Specifications Document Revision 1.1, February, 2010 Copyright 2010, Measurement Computing Corporation Typical for 25 C unless otherwise specified. Specifications in italic text are guaranteed by design.

More information

Series PMC520 Octal EIA/TIA-232E Communication Module

Series PMC520 Octal EIA/TIA-232E Communication Module Series PMC520 Octal EIA/TIA-232E Communication Module USER S MANUAL ACROMAG INCORPORATED Tel: (248) 295-030 30765 South Wixom Road Fax: (248) 624-9234 P.O. BOX 437 Wixom, MI 48393-7037 U.S.A. Copyright

More information

IFC 100 Supplementary instructions

IFC 100 Supplementary instructions IFC 100 Supplementary instructions Signal converter for electromagnetic flowmeters Description of Modbus interface Electronic Revision: ER 3.0.xx Modbus version: 1.0.xx KROHNE CONTENTS IFC 100 1 Important

More information

ONYX-MM-XT PC/104 Format Counter/Timer & Digital I/O Module

ONYX-MM-XT PC/104 Format Counter/Timer & Digital I/O Module ONYX-MM-XT PC/104 Format Counter/Timer & Digital I/O Module User Manual V1.4 Copyright 2009 Diamond Systems Corporation 1255 Terra Bella Avenue Mountain View, CA 94043 USA Tel (650) 810-2500 Fax (650)

More information

USB-4303 Specifications

USB-4303 Specifications Specifications Document Revision 1.0, February, 2010 Copyright 2010, Measurement Computing Corporation Typical for 25 C unless otherwise specified. Specifications in italic text are guaranteed by design.

More information

128K Bit Dual-Port SRAM with PCI Bus Controller

128K Bit Dual-Port SRAM with PCI Bus Controller 9449PV PRELIMINARY Features 128K bits of dual-ported shared memory Master and Target PCI Specification 2.2 compliant interface Embedded host bridge capability Direct interface to many microprocessors I

More information

XR16M V TO 3.63V HIGH PERFORMANCE OCTAL UART WITH 16-BYTE FIFO

XR16M V TO 3.63V HIGH PERFORMANCE OCTAL UART WITH 16-BYTE FIFO 1.62V TO 3.63V HIGH PERFORMANCE OCTAL UART WITH 16-BYTE FIFO MAY 2008 REV. 1.0.0 GENERAL DESCRIPTION The XR16M598 1 (598), is a 1.62V to 3.63V octal Universal Asynchronous Receiver and Transmitter (UART).

More information

PMC-DA Channel 16 Bit D/A for PMC Systems REFERENCE MANUAL Version 1.0 June 2001

PMC-DA Channel 16 Bit D/A for PMC Systems REFERENCE MANUAL Version 1.0 June 2001 PMC-DA816 8 Channel 16 Bit D/A for PMC Systems REFERENCE MANUAL 796-10-000-4000 Version 1.0 June 2001 ALPHI TECHNOLOGY CORPORATION 6202 S. Maple Avenue #120 Tempe, AZ 85283 USA Tel: (480) 838-2428 Fax:

More information

+5V Powered Multi-Channel RS-232 Drivers/Receivers

+5V Powered Multi-Channel RS-232 Drivers/Receivers SP238A 5V Powered Multi-Channel RS-232 Drivers/Receivers Operates from a Single 5V Power Supply Meets All RS-232D and V.28 Specifications ±30V Receiver Input Levels Low Power CMOS Operation Operates with

More information

MAP/950 SERIAL I/O CARD INSTALLATION MANUAL

MAP/950 SERIAL I/O CARD INSTALLATION MANUAL MAP/950 4 PORT ISOLATED RS422/RS485 PCI SERIAL I/O CARD INSTALLATION MANUAL HIGH-PERFORMANCE UART FAMILY This document describes the installation and use of the Axxon Computer Corporation MAP/950 4 Port

More information

PCI4400. Hardware Manual. Analog Data Acquisition Board for IBM PC AT with PCI bus. RTD USA BME Laboratories. PCI4400 Hardware Manual

PCI4400. Hardware Manual. Analog Data Acquisition Board for IBM PC AT with PCI bus. RTD USA BME Laboratories. PCI4400 Hardware Manual PCI4400 Analog Data Acquisition Board for IBM PC AT with PCI bus RTD USA BME Laboratories Hardware Manual RTD USA BME Laboratories 1998 1 RTD USA BME Laboratories 1998 2 1. OVERVIEW... 7 1.1. ANALOG-TO-DIGITAL

More information

2-Wire-Interfaced, 16-Bit, I/O Port Expander with Interrupt and Hot-Insertion Protection

2-Wire-Interfaced, 16-Bit, I/O Port Expander with Interrupt and Hot-Insertion Protection 19-3381; Rev 3; 12/7 EVALUATION KIT AVAILABLE 2-Wire-Interfaced, 16-Bit, I/O Port Expander General escription The 2-wire-interfaced expander provides 16- bit parallel input/output (I/O) port expansion

More information

interface brochure UARTs transceivers

interface brochure UARTs transceivers interface brochure interface brochure UARTs transceivers Interface :: UARTs As the market leader in providing Universal Asynchronous Receiver and Transmitter (UART) solutions, Exar Corporation offers the

More information

XRA1202/1202P 8-BIT I2C/SMBUS GPIO EXPANDER WITH RESET

XRA1202/1202P 8-BIT I2C/SMBUS GPIO EXPANDER WITH RESET 8-BIT I2C/SMBUS GPIO EXPANDER WITH RESET APRIL 2013 REV. 1.0.1 GENERAL DESCRIPTION The XRA1202/1202P is an 8-bit GPIO expander with an I 2 C/SMBus interface. After power-up, the XRA1202 has internal 100K

More information

4I32 SERIAL PORT MANUAL

4I32 SERIAL PORT MANUAL 4I32 SERIAL PORT MANUAL Version 1.4 Copyright 2003 by MESA ELECTRONICS Richmond, CA. Printed in the United States of America. All rights reserved. This document and the data disclosed herein is not to

More information

Features: Analog to Digital: 12 bit resolution TTL outputs, RS-232 tolerant inputs 4.096V reference (1mV/count) 115K max speed

Features: Analog to Digital: 12 bit resolution TTL outputs, RS-232 tolerant inputs 4.096V reference (1mV/count) 115K max speed The Multi-I/O expansion board gives users the ability to add analog inputs and outputs, UART capability (for GPS or modem) and isolated high current outputs to the Flashlite 386Ex. Available in several

More information

SP233A,SP310A and SP312A

SP233A,SP310A and SP312A SP233A,SP310A and SP312A Enhanced RS-232 Line Drivers/Receivers FEATURES Operates from a Single 5V Power Supply Meets all RS-232F and ITU V.28 Specifications Operates with 0.1μF Ceramic Capacitors No External

More information

EASY219 / IEC CANopen Master / Slave

EASY219 / IEC CANopen Master / Slave General Description The EASY219 is an all round high performance DIP- Chip PLC based on the Infineon C164 controller. It covers the powerful PLC runtime system CoDeSys and a CANopen master or slave in

More information

LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER

LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER S597T LOW SKEW CMOS PLL CLOCK IVE WITH INTEGATE LOOP FILTE LOW SKEW CMOS PLL CLOCK IVE WITH INTEGATE LOOP FILTE S597T FEATUES: 5V operation 2x output, /2 output, output Outputs tri-state while ST low Internal

More information

CMOS SyncFIFO 64 X 9, 256 x 9, 512 x 9, 1024 X 9, 2048 X 9 and 4096 x 9

CMOS SyncFIFO 64 X 9, 256 x 9, 512 x 9, 1024 X 9, 2048 X 9 and 4096 x 9 Integrated evice Technology, Inc. CMOS SyncFIFO 64 X 9, 256 x 9, 512 x 9, 124 X 9, 248 X 9 and 496 x 9 IT72421 IT7221 IT72211 IT72221 IT72231 IT72241 FEATURES: 64 x 9-bit organization (IT72421) 256 x 9-bit

More information

TMS320C672x DSP Serial Peripheral Interface (SPI) Reference Guide

TMS320C672x DSP Serial Peripheral Interface (SPI) Reference Guide TMS320C672x DSP Serial Peripheral Interface (SPI) Reference Guide Literature Number: SPRU718B October 2005 Revised July 2007 2 SPRU718B October 2005 Revised July 2007 Contents Preface... 6 1 Overview...

More information

Typical modules include interfaces to ARINC-429, ARINC-561, ARINC-629 and RS-422. Each module supports up to 8 Rx or 8Tx channels.

Typical modules include interfaces to ARINC-429, ARINC-561, ARINC-629 and RS-422. Each module supports up to 8 Rx or 8Tx channels. Modular PCI Range of Cards Summary features Modular Architecture Interface compatible with PCI Local bus Specification, revision 2.1, June 1995 2 or 4 Module General Purpose Carrier Cards 8 Channels per

More information

CPCI-SIP-PLX. Slave 2- IndustryPack Carrier for 3U CompactPCI systems REFERENCE MANUAL Version 1.2 August 2008

CPCI-SIP-PLX. Slave 2- IndustryPack Carrier for 3U CompactPCI systems REFERENCE MANUAL Version 1.2 August 2008 CPCI-SIP-PLX Slave 2- IndustryPack Carrier for 3U CompactPCI systems REFERENCE MANUAL 824-12-000-4000 Version 1.2 August 2008 ALPHI TECHNOLOGY CORPORATION 1898 E. Southern Avenue Tempe, AZ 85282 USA Tel:

More information

User-configurable Resolution. 9 to 12 bits (0.5 C to C)

User-configurable Resolution. 9 to 12 bits (0.5 C to C) AT30TS74 9- to 12-bit Selectable, ±1.0 C Accurate Digital Temperature Sensor DATASHEET Features Single 1.7V to 5.5V Supply Measures Temperature From -55 C to +125 C Highly Accurate Temperature Measurements

More information

NS9750B-0. Use in conjunction with: Errata , Rev G. Release date: May Phone: Web:

NS9750B-0. Use in conjunction with: Errata , Rev G. Release date: May Phone: Web: NS9750B-0 Errata 90000530, Rev G Release date: May 2006 Use in conjunction with: NS9750 Hardware Reference, Rev. E Part number: 90000624_E Released: April 2006 SPI slave data output high impedance control

More information

Digital UART Product Specification

Digital UART Product Specification Copyright 2016 Zilog, Inc. All rights reserved. www.zilog.com DIgital UART ii Warning: DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS. LIFE SUPPORT POLICY ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS

More information

PIC-I/O Multifunction I/O Controller

PIC-I/O Multifunction I/O Controller J R KERR AUTOMATION ENGINEERING PIC-I/O Multifunction I/O Controller The PIC-I/O multifunction I/O controller is compatible with the PIC-SERVO and PIC-STEP motor control modules and provides the following

More information

PCI bit Digital Input/ Output Card for PCI Bus. User s Manual

PCI bit Digital Input/ Output Card for PCI Bus. User s Manual PCI-1751 48-bit Digital Input/ Output Card for PCI Bus User s Manual Copyright This documentation and the software included with this product are copyrighted 1998 by Advantech Co., Ltd. All rights are

More information

1 The Attractions of Soft Modems

1 The Attractions of Soft Modems Application Note AN2451/D Rev. 0, 1/2003 Interfacing a Low Data Rate Soft Modem to the MCF5407 Microprocessor The traditional modem has been a box or an add-on card with a phone connection on one end and

More information

PCI Compliance Checklist

PCI Compliance Checklist PCI Compliance Checklist Actel CorePCIF v2.02 January 2006 Device is: Reserved () Device Address: 0x80000000 Vendor ID: 0x11AA Device ID: 0x6004 Revision 2.2 PCI Compliance Checklist Rev. 2.2 1 Component

More information

ED1021 I/O Expander with UART interface & analog inputs

ED1021 I/O Expander with UART interface & analog inputs Preliminary Highlights 4.5V 5.5V power supply range. 12 GPIOs. Up to 40mA maximum current in each output except GPIO8 (up to a total device current of 175mA). Most GPIOs can be an input to a 10bit ADC.

More information

EZ I2C Slave. Features. General Description. When to use a EZ I 2 C Slave Industry standard Philips I 2 C bus compatible interface

EZ I2C Slave. Features. General Description. When to use a EZ I 2 C Slave Industry standard Philips I 2 C bus compatible interface PSoC Creator Component ata Sheet 1.20 Features Industry standard Philips I 2 C bus compatible interface Emulates common I 2 C EEPOM interface Only two pins (SA and SCL) required to interface to I2C bus

More information

MAX7329AWE -40 C to +125 C 16 Wide SO W16-1. Maxim Integrated Products 1

MAX7329AWE -40 C to +125 C 16 Wide SO W16-1. Maxim Integrated Products 1 9-3829; Rev 0; 0/05 I2C Port Expanders with Eight Ports General escription The are 2-wire serial-interfaced peripherals with eight ports. Any port can be used as a logic input or an open-drain output.

More information

XR16L784 HIGH PERFORMANCE 2.97V TO 5.5V QUAD UART

XR16L784 HIGH PERFORMANCE 2.97V TO 5.5V QUAD UART JULY 28 REV..2.3 GENERAL DESCRIPTION The XR6L784 (784) is a quad Universal Asynchronous Receiver and Transmitter (UART). The device is designed for high bandwidth requirement in communication systems.

More information

DYNAMIC ENGINEERING 150 DuBois St. Suite C, Santa Cruz, Ca Fax Est.

DYNAMIC ENGINEERING 150 DuBois St. Suite C, Santa Cruz, Ca Fax Est. DYNAMIC ENGINEERING 150 DuBois St. Suite C, Santa Cruz, Ca 95060 831-457-8891 Fax 831-457-4793 http://www.dyneng.com sales@dyneng.com Est. 1988 User Manual PMC-PARALLEL-TTL-BA16 Digital Parallel Interface

More information

Specifications USB-1408FS

Specifications USB-1408FS Document Revision 1.1, May, 2006 Copyright 2006, Measurement Computing Corporation Typical for 25 C unless otherwise specified. Specifications in italic text are guaranteed by design. Analog input Table

More information

User-configurable Resolution. 9 to 12 bits (0.5 C to C)

User-configurable Resolution. 9 to 12 bits (0.5 C to C) AT30TS75A 9- to 12-bit Selectable, ±0.5 C Accurate Digital Temperature Sensor DATASHEET See Errata in Section 12. Features Single 1.7V to 5.5V Supply Measures Temperature -55 C to +125 C Highly Accurate

More information

Specifications

Specifications Specifications 18200-10 Cole-Parmer Instrument Company 625 East Bunker Court Vernon Hills, Illinois 60061-1844 (847) 549-7600 (847) 247-2929 (Fax) 800-323-4340 www.coleparmer.com e-mail: techinfo@coleparmer.com

More information

PCI-4IPM Revision C. Second Generation Intelligent IP Carrier for PCI Systems Up to Four IndustryPack Modules Dual Ported SRAM, Bus Master DMA

PCI-4IPM Revision C. Second Generation Intelligent IP Carrier for PCI Systems Up to Four IndustryPack Modules Dual Ported SRAM, Bus Master DMA PCI-4IPM Revision C Second Generation Intelligent IP Carrier for PCI Systems Up to Four IndustryPack Modules Dual Ported SRAM, Bus Master DMA REFERENCE MANUAL 781-21-000-4000 Version 2.1 April 2003 ALPHI

More information

MOS INTEGRATED CIRCUIT

MOS INTEGRATED CIRCUIT DATA SHEET MOS INTEGRATED CIRCUIT µpd6708 IEBus (Inter Equipment Bus ) PROTOCOL CONTROL LSI DESCRIPTION The µpd6708 is a peripheral LSI for microcontrollers that controls the protocol of the IEBus. This

More information

Low Voltage, 10-Bit Digital Temperature Sensor in 8-Lead MSOP AD7314

Low Voltage, 10-Bit Digital Temperature Sensor in 8-Lead MSOP AD7314 a FEATURES 10-Bit Temperature-to-Digital Converter 35 C to +85 C Operating Temperature Range 2 C Accuracy SPI and DSP Compatible Serial Interface Shutdown Mode Space-Saving MSOP Package APPLICATIONS Hard

More information

UART Register Set. UART Master Controller. Tx FSM. Rx FSM XMIT FIFO RCVR. i_rx_clk o_intr. o_out1 o_txrdy_n. o_out2 o_rxdy_n i_cs0 i_cs1 i_ads_n

UART Register Set. UART Master Controller. Tx FSM. Rx FSM XMIT FIFO RCVR. i_rx_clk o_intr. o_out1 o_txrdy_n. o_out2 o_rxdy_n i_cs0 i_cs1 i_ads_n October 2012 Reference Design RD1138 Introduction The Universal Asynchronous Receiver/Transmitter (UART) performs serial-to-parallel conversion on data characters received from a peripheral device or a

More information

Specification E2 Interface

Specification E2 Interface Specification E2 Interface Version 4.1 Name Date Created: Robert Mayr. 15.04.2011 Checked: Haider A. 15.04.2011 Approved: Reason for change: Text corrections TABLE OF CONTENTS 1 INTRODUCTION... 3 1.1 Overview..................................................................................................................

More information

PCI-SIO8BXS-SYNC. Features:

PCI-SIO8BXS-SYNC. Features: PCI-SIO8BXS-SYNC Eight Channel High Performance Serial I/O PCI Card Featuring /RS232/RS423 Software Configurable Transceivers and 32K Byte Buffers (512K Byte total) The PCI-SI08BXS-SYNC is an eight channel

More information

ADM2485: 16 Mbps, icoupler Isolated, PROFIBUS -Compliant RS-485 Transceiver with Integrated Transformer Driver in a 16-Lead Surface-Mount Package

ADM2485: 16 Mbps, icoupler Isolated, PROFIBUS -Compliant RS-485 Transceiver with Integrated Transformer Driver in a 16-Lead Surface-Mount Package S-485 Products 2006 N L O G E V I C E S P P L I C T I O N S U L L E T I N C O N T E N T S M2485: 16 Mbps, icoupler Isolated, POFIUS-Compliant S-485 Transceiver with Integrated Transformer river in a 16-Lead

More information

1.8 V single UART, 5 Mbit/s (max.) with 128-byte FIFOs, infrared (IrDA), and XScale VLIO bus interface

1.8 V single UART, 5 Mbit/s (max.) with 128-byte FIFOs, infrared (IrDA), and XScale VLIO bus interface 1.8 V single UART, 5 Mbit/s (max.) with 128-byte FIFOs, infrared (IrDA), and XScale VLIO bus interface Rev. 5 19 January 2011 Product data sheet 1. General description The is a 1.8 V, low power single

More information

IP-48DAC channel 16-bit Digital/Analog Converter With memory Industry Pack Module PROGRAMMING MANUAL Version 1.

IP-48DAC channel 16-bit Digital/Analog Converter With memory Industry Pack Module PROGRAMMING MANUAL Version 1. IP-48DAC-16 48-channel 16-bit Digital/Analog Converter With memory Industry Pack Module PROGRAMMING MANUAL 828-10-000-4000 Version 1.0 January 2007 ALPHI TECHNOLOGY CORPORATION 1898 E. Southern Ave Tempe,

More information

Introduction to I2C & SPI. Chapter 22

Introduction to I2C & SPI. Chapter 22 Introduction to I2C & SPI Chapter 22 Issues with Asynch. Communication Protocols Asynchronous Communications Devices must agree ahead of time on a data rate The two devices must also have clocks that are

More information

USB-1616FS. Analog Input and Digital I/O. Specifications

USB-1616FS. Analog Input and Digital I/O. Specifications Analog Input and Digital I/O Specifications Document Revision 1.6 May 2012 Copyright 2012 Specifications All specifications are subject to change without notice. Typical for 25 C unless otherwise specified.

More information

NS9360. Errata _F. Release date: March 2008

NS9360. Errata _F. Release date: March 2008 NS9360 Unused USB module can cause failures SPI boot fails intermittently - updated SPI slave data output high impedance control UART gap timer UART CTS-related transmit data errors Ethernet receive data

More information

Connect Tech Inc. Meeting your objectives... by design

Connect Tech Inc. Meeting your objectives... by design onnect Tech Inc. Meeting your objectives... by design Xtreme/104 Opto Multi-port Serial ommunications dapter User Manual onnect Tech Inc 42 rrow Road uelph, Ontario N1K 1S6 Tel: 519-836-1291 800-426-8979

More information

2-Wire-Interfaced 16-Bit I/O Port Expander with Interrupt and Hot-Insertion Protection

2-Wire-Interfaced 16-Bit I/O Port Expander with Interrupt and Hot-Insertion Protection 19-2747; Rev 4; 4/5 EVALUATION KIT AVAILABLE 2-Wire-Interfaced 16-Bit I/O Port Expander General escription The 2-wire-interfaced expander provides 16-bit parallel input/output (I/O) port expansion for

More information

Typical System Implementation

Typical System Implementation PCI Typical System Implementation CPU Cache Memory Subsystem DRAM Subsystem Host Bus PCI Local Bus PCI Bridge/ Memory Controller ISA Bus Bridge ISA Bus PCI Add-in Slots ISA Add-in Slots PCI 2 Desktop Platforms

More information

GIGALIGHT CXP-CXP Active Optical Cable GCX-DO151G-XXXC

GIGALIGHT CXP-CXP Active Optical Cable GCX-DO151G-XXXC GIGALIGHT CXP-CXP Active Optical Cable GCX-DO151G-XXXC Features Full duplex 12 channel 850nm parallel active optical cable Transmission data rate up to 12.5Gbit/s per channel Hot pluggable electrical interface

More information