APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0026 PCB PART NO. :

Similar documents
APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0031 PCB PART NO. :

2GB DDR3 SDRAM SODIMM with SPD

4GB Unbuffered VLP DDR3 SDRAM DIMM with SPD

2GB DDR3 SDRAM 72bit SO-DIMM

4GB DDR3 SDRAM SO-DIMM

4GB DDR3 SDRAM SO-DIMM

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0007 PCB PART NO. :

2GB DDR3 SDRAM UDIMM. RoHS Compliant. Product Specifications. January 15, Version 1.2. Apacer Technology Inc.

4GB ECC DDR3 1.35V SO-DIMM

Features. DDR3 Registered DIMM Spec Sheet

IMM128M72D1SOD8AG (Die Revision F) 1GByte (128M x 72 Bit)

4GB DDR3 SDRAM SO-DIMM Industrial

IMM64M64D1SOD16AG (Die Revision D) 512MByte (64M x 64 Bit)

2GB ECC DDR3 1.35V SO-DIMM

IMM128M64D1DVD8AG (Die Revision F) 1GByte (128M x 64 Bit)

ADQVD1B16. DDR2-800+(CL4) 240-Pin EPP U-DIMM 2GB (256M x 64-bits)

IMM64M72D1SCS8AG (Die Revision D) 512MByte (64M x 72 Bit)

IMM64M64D1DVS8AG (Die Revision D) 512MByte (64M x 64 Bit)

SC64G1A08. DDR3-1600F(CL7) 240-Pin XMP(ver 2.0) U-DIMM 1GB (128M x 64-bits)

Organization Row Address Column Address Bank Address Auto Precharge 128Mx8 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

Features. DDR2 UDIMM w/o ECC Product Specification. Rev. 1.1 Aug. 2011

4GB DDR3 SDRAM SO-DIMM Industrial

IMM64M72SDDUD8AG (Die Revision B) 512MByte (64M x 72 Bit)

Features. DDR2 UDIMM with ECC Product Specification. Rev. 1.2 Aug. 2011

Features. DDR3 UDIMM w/o ECC Product Specification. Rev. 14 Dec. 2011

2GB DDR3 1.35V SO-DIMM

4GB Unbuffered DDR3 SDRAM SODIMM

LE4ASS21PEH 16GB Unbuffered 2048Mx64 DDR4 SO-DIMM 1.2V Up to PC CL

Organization Row Address Column Address Bank Address Auto Precharge 256Mx4 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

RML1531MH48D8F-667A. Ver1.0/Oct,05 1/8

8GB ECC DDR3 1.35V SO-DIMM

DDR SDRAM UDIMM. Draft 9/ 9/ MT18VDDT6472A 512MB 1 MT18VDDT12872A 1GB For component data sheets, refer to Micron s Web site:

Datasheet. Zetta 4Gbit DDR3L SDRAM. Features VDD=VDDQ=1.35V / V. Fully differential clock inputs (CK, CK ) operation

IMME256M64D2SOD8AG (Die Revision E) 2GByte (256M x 64 Bit)

DDR3(L) 4GB / 8GB SODIMM

1024MB DDR2 SDRAM SO-DIMM

Options. Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC PC

IMME256M64D2DUD8AG (Die Revision E) 2GByte (256M x 64 Bit)

2GB Unbuffered DDR3 SDRAM DIMM

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

D G28RA 128M x 64 HIGH PERFORMANCE PC UNBUFFERED DDR3 SDRAM SODIMM

DDR SDRAM UDIMM MT8VDDT3264A 256MB MT8VDDT6464A 512MB For component data sheets, refer to Micron s Web site:

2GB Registered DDR3 SDRAM DIMM

1. The values of t RCD and t RP for -335 modules show 18ns to align with industry specifications; actual DDR SDRAM device specifications are 15ns.

DDR SDRAM SODIMM MT8VDDT1664H 128MB 1. MT8VDDT3264H 256MB 2 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

SDRAM DDR3 256MX8 ½ Density Device Technical Note

M2U1G64DS8HB1G and M2Y1G64DS8HB1G are unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Unbuffered Dual In-Line

DDR2 SDRAM UDIMM MT8HTF12864AZ 1GB

DDR2 SDRAM UDIMM MT9HTF6472AZ 512MB MT9HTF12872AZ 1GB MT9HTF25672AZ 2GB. Features. 512MB, 1GB, 2GB (x72, SR) 240-Pin DDR2 SDRAM UDIMM.

SDRAM DDR3 512MX8 ½ Density Device Technical Note

16GB DDR4 SDRAM SO-DIMM Halogen free

DDR2 SDRAM UDIMM MT4HTF1664AY 128MB MT4HTF3264AY 256MB MT4HTF6464AY 512MB. Features. 128MB, 256MB, 512MB (x64, SR) 240-Pin DDR2 SDRAM UDIMM.

512MB DDR2 SDRAM SO-DIMM

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

SDRAM DDR3 512MX8 ½ Density Device Technical Note

MEM256M72D2MVS-25A1 2 Gigabyte (256M x 72 Bit)

256MEGX72 (DDR2-SOCDIMM W/PLL)

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB. Features. 1GB, 2GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM. Features

Memory Module Specifications KVR667D2Q8F5K2/8G. 8GB (4GB 512M x 72-Bit x 2 pcs.) PC CL5 ECC 240-Pin FBDIMM Kit DESCRIPTION SPECIFICATIONS

PC2-6400/PC2-5300/PC2-4200/PC Registered DIMM Design Specification Revision 3.40 August 2006

1GB DDR2 SDRAM DIMM. RoHS Compliant. Product Specifications. August 27, Version 1.1. Apacer Technology Inc.

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB For component data sheets, refer to Micron s Web site:

Key Features 240-pin, dual in-line memory module (DIMM) ECC 1-bit error detection and correction. Registered inputs with one-clock delay.

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

M1U51264DS8HC1G, M1U51264DS8HC3G and M1U25664DS88C3G are unbuffered 184-Pin Double Data Rate (DDR) Synchronous

DDR2 SDRAM UDIMM MT18HTF12872AZ 1GB MT18HTF25672AZ 2GB MT18HTF51272AZ 4GB. Features. 1GB, 2GB, 4GB (x72, ECC, DR) 240-Pin DDR2 SDRAM UDIMM.

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB. Features. 2GB, 4GB (x64, DR) 240-Pin DDR2 SDRAM UDIMM. Features

Module height: 30mm (1.18in) Note:

2GB DDR2 SDRAM VLP DIMM

KVR667D2D8F5/1G 1GB 128M x 72-Bit PC CL5 ECC 240-Pin FBDIMM

PC2-5300/PC DDR2 SDRAM Unbuffered DIMM Design Specification Revision 3.1 October 2008

2GB 4GB 8GB Module Configuration 256 x M x x x 8 (16 components)

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

DDR3L-1.35V Load Reduced DIMM Module

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB. Features. 1GB, 2GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM. Features

Memory Module Specifications KVR667D2D8F5K2/4G. 4GB (2GB 256M x 72-Bit x 2 pcs.) PC CL5 ECC 240-Pin FBDIMM Kit DESCRIPTION SPECIFICATIONS

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB MT8JTF51264AZ 4GB. Features. 1GB, 2GB, 4GB (x64, SR) 240-Pin DDR3 UDIMM.

DDR SDRAM RDIMM. MT18VDDF MB 1 MT18VDDF GB For component data sheets, refer to Micron s Web site:

DDR SDRAM VLP RDIMM MT18VDVF12872D 1GB

1.35V DDR3L SDRAM UDIMM

Micron Technology, Inc. reserves the right to change products or specifications without notice. jsf8c256x64hdz.pdf Rev. C 11/11 EN

DDR4 OverClock UDIMM Module

1.35V DDR3L SDRAM SODIMM

DDR SDRAM VLP RDIMM MT18VDVF GB

256MB, 512MB, 1GB: (x64, SR) 200-Pin DDR2 SDRAM SODIMM Features. 200-pin SODIMM (MO-224 R/C B )

1.35V DDR3L-RS SDRAM SODIMM

ADATA Technology Corp. DDR3-1333(CL9) 240-Pin R-DIMM 8GB (1024M x 72-bit)

Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC

8M x 64 Bit PC-100 SDRAM DIMM

DDR3 SDRAM UDIMM MT18JSF25672AZ 2GB MT18JSF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, DR) 240-Pin DDR3 SDRAM UDIMM. Features

DDR3 SDRAM VLP UDIMM MT9JDF25672AZ 2GB MT9JDF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, SR) 240-Pin DDR3 VLP UDIMM. Features

Datasheet. Zetta 4Gbit DDR4 SDRAM. Features. RTT_NOM switchable by ODT pin Asynchronous RESET pin supported

t RP Clock Frequency (max.) MHz

1.35V DDR3L SDRAM SODIMM

Address Summary Table: 1GB 2GB 4GB Module Configuration 128M x M x M x 64

1GB, 2GB (x64, SR) 240-Pin DDR3 UDIMM Features

DDR3 SDRAM SODIMM MT8JTF12864HY 1GB MT8JTF25664HY 2GB

1.35V DDR3L SDRAM SODIMM

Transcription:

Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVAL SHEET APPROVED NO. : 90004-T0026 ISSUE DATE MODULE PART NO. : July-26-2012 : 78.A1GDR.AF00C PCB PART NO. : 48.16221.090 IC Brand DESCRIPTION : Hynix : DDR3 REG DIMM 10600-9 256x8 2GB HYN G CUSTOMER APPROVAL : Apacer Technology Inc. Authorized by : Steven Wang

2GB Registered DDR3 SDRAM DIMM with SPD Ordering Information Part Number Bandwidth Speed Grade Max Frequency CAS Latency Density Organization Component Composition Number of Rank 8.A1GDR.AF00C 10.6GB/sec 1333Mbps 666MHz CL9 2GB 256Mx72 256Mx8*9EA 1 Double-data-rate architecture; two data transfers per clock cycle The high-speed data transfer is realized by the 8 bits prefetch pipelined architecture Bi-directional differential data strobe ( and ) is transmitted/received with data for capturing data at the receiver is edge-aligned with data for READs; center- aligned with data for WRITEs Differential clock inputs ( and /) DLL aligns DQ and transitions with transitions s entered on each positive edge; data and data mask referenced to both edges of Data mask (DM) for write data Posted /CAS by programmable additive latency for better command and data bus efficiency On-Die-Termination () for better signal quality Synchronous Dynamic Asynchronous Multi Purpose Register (MPR) for temperature read out calibration for DQ drive and Programmable Partial Array Self-Refresh (PASR) /RESET pin for Power-up sequence and reset function SRT range: Normal/extended Auto/manual self-refresh Programmable Output driver impedance control 1 piece of registering clock driver and 1 piece of serial EEPROM (256 bytes EEPROM) for Presence Detect (PD) Specifications On Dimm Thermal Sensor: Yes Density: 2GB Organization 256M words 72 bits, 1 rank Mounting 9 pieces of 2G bits DDR3 SDRAM sealed in FBGA Package: 240-pin socket type dual in line memory module (DIMM) PCB height: 30.0mm Lead pitch: 1.0mm (pin) Lead-free (RoHS compliant) Power supply: VDD = 1.5V ± 0.075V Eight internal banks for concurrent operation (components) Interface: SSTL_15 Burst lengths (BL): 8 and 4 with Burst Chop (BC) /CAS Latency (CL): 6, 7, 8, 9 /CAS write latency (CWL): 5, 6, 7 Precharge: auto precharge option for each burst access Refresh: auto-refresh, self-refresh Refresh cycles Average refresh period 7.8µs at 0 C TC +85 C 3.9µs at +85 C < TC +95 C Operating case temperature range TC = 0 C to +95 C Features

Pin Configurations 1 pin Front side 48 pin 49 pin 120 pin 121 pin 168 pin 169 pin 240 pin Back side Pin No. Pin name Pin No. Pin name Pin No. Pin name Pin No. Pin name 1 VREFDQ 61 A2 121 VSS 181 A1 2 VSS 62 VDD 122 DQ4 182 VDD 3 63 1 123 DQ5 183 VDD 4 DQ1 64 /1 124 VSS 184 0 5 VSS 65 VDD 125 DM09 185 /0 6 0 66 VDD 126 NU/9 186 VDD 7 0 67 VREFCA 127 VSS 187 /EVENT 8 VSS 68 Par_In 128 DQ6 188 A0 9 DQ2 69 VDD 129 DQ7 189 VDD 10 DQ3 70 A10(AP) 130 VSS 190 1 11 VSS 71 0 131 DQ12 191 VDD 12 DQ8 72 VDD 132 DQ13 192 /RAS 13 DQ9 73 /WE 133 VSS 193 0 14 VSS 74 /CAS 134 DM110 194 VDD 15 1 75 VDD 135 NU/10 195 0 16 1 76 1 136 VSS 196 A13 17 VSS 77 NC 137 DQ14 197 VDD 18 DQ10 78 VDD 138 DQ15 198 NC 19 DQ11 79 NC 139 VSS 199 VSS 20 VSS 80 VSS 140 DQ20 200 DQ36 21 DQ16 81 DQ32 141 DQ21 201 DQ37 22 DQ17 82 DQ33 142 VSS 202 VSS 23 VSS 83 VSS 143 DM211 203 DM413 24 2 84 4 144 NU/11 204 NU/13 25 2 85 4 145 VSS 205 VSS 26 VSS 86 VSS 146 DQ22 206 DQ38 27 DQ18 87 DQ34 147 DQ23 207 DQ39 28 DQ19 88 DQ35 148 VSS 208 VSS 29 VSS 89 VSS 149 DQ28 209 DQ44 30 DQ24 90 DQ40 150 DQ29 210 DQ45 31 DQ25 91 DQ41 151 VSS 211 VSS 32 VSS 92 VSS 152 DM312 212 DM514 33 3 93 5 153 NU/12 213 NU/14 34 3 94 5 154 VSS 214 VSS 35 VSS 95 VSS 155 DQ30 215 DQ46 36 DQ26 96 DQ42 156 DQ31 216 DQ47

Pin No. Pin name Pin No. Pin name Pin No. Pin name Pin No. Pin name 37 DQ27 97 DQ43 157 VSS 217 VSS 38 VSS 98 VSS 158 CB4 218 DQ52 39 CB0 99 DQ48 159 CB5 219 DQ53 40 CB1 100 DQ49 160 VSS 220 VSS 41 VSS 101 VSS 161 DM817 221 DM615 42 8 102 6 162 NU/17 222 NU/15 43 8 103 6 163 VSS 223 VSS 44 VSS 104 VSS 164 CB6 224 DQ54 45 CB2 105 DQ50 165 CB7 225 DQ55 46 CB3 106 DQ51 166 VSS 226 VSS 47 VSS 107 VSS 167 NC 227 DQ60 48 108 DQ56 168 /RESET 228 DQ61 49 109 DQ57 169 NC 229 VSS 50 E0 110 VSS 170 VDD 230 DM716 51 VDD 111 7 171 A15/NC* 231 NU/16 52 2 112 7 172 A14/NC* 232 VSS 53 /Err_Out 113 VSS 173 VDD 233 DQ62 54 VDD 114 DQ58 174 A12 234 DQ63 55 A11 115 DQ59 175 A9 235 VSS 56 A7 116 VSS 176 VDD 236 VDDSPD 57 VDD 117 SA0 177 A8 237 SA1 58 A5 118 SCL 178 A6 238 SDA 59 A4 119 SA2 179 VDD 239 VSS 60 VDD 120 180 A3 240 *IC Componet Composition : 256Mx8 A0~A14 512Mx8 A0~A15 1024Mx8 A0~A15

Pin Description Pin name A0 to A14 A10 (AP) A12 (/BC) 0, 1, 2 to DQ63 CB0 to CB7 /RAS /CAS /WE 0, 1 E0 0, 1 /0, /1 0 to 8, 0 to 8 T9 to T17, 9 to 17 DM0 to DM8 SCL SDA SA0, SA1, SA2 VDD VDDSPD VREFCA VREFDQ VSS /RESET 0 Par_In /Err_Out /Event NC NU Function input Row address A0 to A14 Column address A0 to A9 Auto precharge Burst chop Bank select address Data input/output Check bit (Data input/output) Row address strobe command Column address strobe command Write enable Chip select Clock enable Clock input Differential clock input Input and output data strobe Termination data strobe Input mask Clock input for serial PD Data input/output for serial PD Serial address input Power for internal circuit Power for serial EEPROM Reference voltage for CA Reference voltage for DQ Ground Termination Voltage Set DRAM to known state control Parity bit for the and Control bus Parity error found on the and Control bus Temperature event pin No connection Not usable

Block Diagram /P0_A P0_A 3 Rcommand_A 17 [, ]_A /RCS0_A R0_A RE0_A 8 8 DM817 17 8 CB0 to CB7 T E D8 / /P0_B P0_B 3 Rcommand_B 17 [, ]_B /RCS0_B R0_B RE0_B 4 4 DM413 13 8 DQ32 to DQ39 T E D4 / 3 3 DM312 12 DQ24 to DQ31 8 T E D3 / 5 5 DM514 14 8 DQ40 to DQ47 T E D5 / 2 2 DM211 11 DQ16 to DQ23 8 T E D2 / 6 6 DM615 15 DQ48 8 to DQ55 T E D6 / 1 1 DM110 10 DQ8 to DQ15 8 T E D1 / 7 7 DM716 16 DQ56 to DQ63 8 T E D7 / 0 1 E0 0 0 /0 Par_In /RESET 1 /1 RS5 R E G I S T E R / P LL /RESET 0 0 DM09 9 /RCS0_A -> : SDRAMs D0 to D3, D8 /RCS0_B -> : SDRAMs D4 to D7 R_A -> 0 to 2: SDRAMs D0 to D3, D8 R_B -> 0 to 2: D4 to D7 R_A -> A0 to A13: SDRAMs D0 to D3, D8 R_B -> A0 to A13: SDRAMs D4 to D7 R_A -> /RAS, /CAS, /WE: SDRAMs D0 to D3, D8 R_B -> /RAS, /CAS, /WE: SDRAMs D4 to D7 RE0_A -> E: SDRAMs D0 to D3, D8 RE0_B -> E: SDRAMs D4 to D7 R0_A -> : SDRAMs D0 to D3, D8 R0_B -> : SDRAMs D4 to D7 P0_A -> : SDRAMs D0 to D3, D8 P0_B -> : SDRAMs D4 to D7 /P0_A -> /: SDRAMs D0 to D3, D8 /P0_B -> /: SDRAMs D4 to D7 /Err_Out 8 RS5 T E Teminated at near card edge D0 /RESET: SDRAMs D0 to D8 / VDD SCL SA0 SA1 SA2 Note : 1. DQ wiring may be changed within a byte. D0 Serial PD SCL SDA A0 U1 A1 A2 /EVENT /EVENT SDA VDD VDDSPD SPD VREFCA SDRAMs (D0 to D8) VREFDQ SDRAMs (D0 to D8) VDD SDRAMs (D0 to D8) VSS Register D1 D2 D3 D8 D4, command and control line SDRAMs (D0 to D8), SPD * D0 to D8: 2G bits DDR3 SDRAM, : A0 to A14, 0 to 2 : /RAS, /CAS, /WE U1: 256 bytes EEPROM : 159 Rs2: 229 : 369 : 479 Rs5: 1209 : 2409 Register: SSTE32882 D5 D6 D7 Note: DRAMs indicated with dotted outline are located on the backside of the module.

Physical Outline Unit: mm Front side (DATUM -A-) 4.00 max 0.5 min Component area (Front) 4.00 min 1 120 B 47.00 71.00 A 1.27 ± 0.10 133.35 Back side 121 Component area (Back) 240 9.50 17.30 30.50 max C 2.80 min Detail A Detail B Detail C 2.50 ± 0.20 1.00 0.20 ± 0.15 2.50 (DATUM -A-) R0.75 (R0.65) 3.00 0.80 ± 0.05 3.80 5.00 2.10 ± 0.15 1.50 ± 0.10 (All dimensions are in millimeters with ±0.15mm tolerance unless specified otherwise.)