Description. Features 2:1 DIFFERENTIAL-TO-LVDS MULTIPLEXER ICS85401 ICS Lead VFQFN 3mm x 3mm x 0.95mm package body K Package Top View

Similar documents
BLOCK DIAGRAM PIN ASSIGNMENT ICS LOW SKEW, DUAL, 1-TO-5 DIFFERENTIAL- TO-LVDS FANOUT BUFFER PRELIMINARY ICS854210

ICS8543I. Features. General Description. Pin Assignment. Block Diagram LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-LVDS FANOUT BUFFER

Low Skew, 1-to-8, Differential-to-LVDS Clock

BLOCK DIAGRAM PIN ASSIGNMENT I Data Sheet. Low Skew, 1-to-9 Differential-to-HSTL Fanout Buffer ICS852911I

ICS548A-03 LOW SKEW CLOCK INVERTER AND DIVIDER. Description. Features. Block Diagram DATASHEET

PCI EXPRESS Jitter Attenuator

Low Skew, 1-to-16 Differential-to-LVDS Clock Distribution Chip

IC S8745B- 21. Description. Features. Pin Assignment. Block Diagram 1:1 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR

PCI EXPRESS Jitter Attenuator

Low Skew, 1-to-9, Differential-to- HSTL Fanout Buffer PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

Dual 2:1, 1:2 Differential-to-LVDS Multiplexer ICS854S54I-02

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Description. Features. Block Diagram DATASHEET

PCI Express Jitter Attenuator

Low Skew, 1-to-5, Differential-to-LVDS/LVPECL Fanout Buffer

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Features

Differential-to-LVDS Buffer/Divider with Internal Termination

DATA SHEET. Features. General Description. Block Diagram

T1/E1 CLOCK MULTIPLIER. Features

2.5V Differential LVDS Clock Buffer ICS854110I

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

Dual 2:1, 1:2 Differential-to-LVDS Multiplexer ICS854S54I-01

PCI Express Jitter Attenuator

PCI Express Jitter Attenuator

ICS I. General Description. Features. Pin Assignment DIFFERENTIAL-TO-LVDS/0.7V DIFFERENTIAL PCI EXPRESS JITTER ATTENUATOR.

1-to-8 Differential to Universal Output Clock Divider/Fanout Buffer

Clock Generator for PowerQUICC and PowerPC Microprocessors and

Features. Applications

SY89645L. General Description. Features. Block Diagram. Applications. Markets. Precision Low Skew, 1-to-4 LVCMOS/LVTTL-to-LVDS Fanout Buffer

SM Features. General Description. Typical Application MHz/312.5MHz and MHz/156.25MHz LVDS Clock Synthesizer.

PI6LC48L0201A 2-Output LVDS Networking Clock Generator

Features. Applications

Features. Applications

3.3V, 3.2Gbps DIFFERENTIAL 4:1 LVDS MULTIPLEXER with INTERNAL INPUT TERMINATION

Features. V DD OE_MLVDS MLVDS nmlvds GND PLL_SEL. nc FBO_DIV MR OE0 OE1 OE2 GND

2.5V, 3.2Gbps, DIFFERENTIAL 4:1 LVDS MULTIPLEXER WITH INTERNAL INPUT TERMINATION

SM Features. General Description. Applications. Block Diagram

3.3V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER FANOUT BUFFER W/ INTERNAL TERMINATION

3.3V 1GHz PRECISION 1:22 LVDS FANOUT BUFFER/TRANSLATOR WITH 2:1 INPUT MUX

SM General Description. Features. Block Diagram. ClockWorks TM 125MHz LVDS / 125 MHz HCSL Ultra-Low Jitter Frequency Synthesizer

Features. Applications

1.8V to 3.3V LVCMOS High Performance Clock Buffer Family

Product Preview 1.8 V PLL 1:10 Differential SDRAM MPC V PLL 1:10 Differential SDRAM MPC Clock Driver DATA SHEET

DS90LV804 4-Channel 800 Mbps LVDS Buffer/Repeater

IDTVP386. General Description. Features. Block Diagram DATASHEET ADVANCE INFORMATION 8/28-BIT LVDS RECEIVER FOR VIDEO

PI6C GHz 1:4 LVPECL Fanout Buffer with Internal Termination GND Q0+ Q0- REF_IN+ V TH V REF-AC REF_IN- Q1+ Q1- Q2+ Q2- Q3+ Q3- VDD.

Mobile Pentium II TM System Clock Chip ICS DATASHEET

PIN ASSIGNMENT I Data Sheet. Low Voltage/Low Skew, 1:8 PCI/PCI-X Zero Delay clock Generator

Features. Applications

CKSET V CC _VCO FIL SDO+ MAX3952 SCLKO+ SCLKO- PRBSEN LOCK GND TTL

FemtoClock Zero Delay Buffer/ Clock Generator for PCI Express and Ethernet

DS90LV004 4-Channel LVDS Buffer/Repeater with Pre-Emphasis

PI6C GND REF_IN+ V TH V REF-AC REF_IN- Q0+ Q0- Q1+ Q1- VDD. 6 GHz / 12 Gbps Clock / Data Fanout Buffer with Internal Termination.

SY55854U. General Description. Features. Functional Block Diagram. Applications. 2 x 2 Protection Crosspoint Switch

ZL40218 Precision 1:8 LVDS Fanout Buffer

Features RX0+ RX0- RX1+ RX1- RX2+ RX2- RX3+ RX3- RCK+ RCK- PWRDWN

ZSPM4121. Under-Voltage Load Switch for Smart Battery Management. Datasheet. Brief Description. Features. Related IDT Smart Power Products

3.3V 1GHz DUAL 1:10 PRECISION LVDS FANOUT BUFFER/ TRANSLATOR WITH 2:1 INPUT MUX

FIN1101 LVDS Single Port High Speed Repeater

Crystal-to-HCSL 100MHz PCI EXPRESS Clock Synthesizer

PCIe 3.0 Clock Generator with 4 HCSL Outputs. Description OE VDDXD S0 S1 S2 X1 X2 PD OE GNDXD IREF CLK0 CLK0 CLK1 CLK1 CLK2 CLK2 CLK3 CLK3

Features. Applications

MPC9817ENR2. Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers DATA SHEET NRND

Pin Configuration and Selector Guide appear at end of data sheet. Typical Operating Circuits

DS21S07AE. SCSI Terminator

ZL40223 Precision 2:8 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

ZLED7002. Toggle (Side-Step) Dual-Channel LED Driver. Datasheet. Features. Brief Description. Benefits. Available Support. Physical Characteristics

*Note: Operation beyond this range is possible, but has not been characterized. PART. Maxim Integrated Products 1

9P960. Pin Configuration. Recommended Application. Features/Benefits. Block Diagram ICS9P SSOP DATASHEET

PI6CEQ PCIe Gen2 / Gen3 Buffer. Features. Description. Applications. Block Diagram. Pin Configuration (20-Pin TSSOP & 20-Pin QSOP)

NOTE: For the remainder of this paper, we will refer to the logical equivalent of this signal as EAPD(#).

PI6C557-01BQ. PCIe 3.0 Clock Generator with 1 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TQFN) Block Diagram

EVALUATION KIT AVAILABLE High-Bandwidth, VGA 2:1 Switch with ±15kV ESD Protection

3.3V ZERO DELAY CLOCK BUFFER

Low Voltage, 10-Bit Digital Temperature Sensor in 8-Lead MSOP AD7314

FIN1102 LVDS 2 Port High Speed Repeater

1.8 V, 12-LVDS/24-CMOS Output, Low Power Clock Fanout Buffer ADCLK854

PART. *EP = Exposed pad. LVDS IN+ IN- PCB OR TWISTED PAIR. Maxim Integrated Products 1

MAX9650/MAX9651 High-Current VCOM Drive Op Amps for TFT LCDs

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ACTIVE LOW ENABLES

PI6C20400A. 1:4 Clock Driver for Intel PCIe Chipsets. Features. Description. Pin Configuration. Block Diagram

TF10CP02 / TF10CP Gbps 2x2 LVDS Crosspoint Switches. Features. Description. Applications. Function Diagram. Ordering Information.

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUICKSWITCH DOUBLE-WIDTH BUS SWITCH

CAP+ CAP. Loop Filter

TF90LVDS047-6CG. Quad LVDS Line Driver with Flow-Through Pinout. Description. Features. Applications. Function Diagram. Ordering Information

PI6C :4 Clock Driver for Intel PCI Express Chipsets. Features. Description. Block Diagram. Pin Configuration

TS2043 Preliminary CMOS IC

XRD87L85 Low-Voltage CMOS 8-Bit High-Speed Analog-to-Digital Converter

GENERAL DESCRIPTION The is a LVCMOS/LVTTL clock generator. The has three selectable inputs and provides fourteen LVCMOS/LVTTL outputs.

MP5013A 5 V, 5 A Programmable Current-Limit Switch with Over-Voltage Clamp and Slew-Rate Control in TSOT23-8

PTN3310/PTN3311 High-speed serial logic translators

SY89610L. General Description. Features. Applications MHz to 694MHz Jitter Attenuator and Low Phase Noise Frequency Synthesizer

XRD8775 CMOS 8-Bit High Speed Analog-to-Digital Converter

HF81 X Capacitor Bleeder

2.5 V/3.3 V, 8-Bit, 2-Port Level Translating, Bus Switch ADG3245

2.5 V/3.3 V, 16-Bit, 2-Port Level Translating, Bus Switch ADG3247

AOZ8900. Ultra-Low Capacitance TVS Diode Array PRELIMINARY. Features. General Description. Applications. Typical Application

ASM5P2308A. 3.3 V Zero-Delay Buffer

Enhanced 1:2 VGA Mux with Monitor Detection and Priority Port Logic

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUICKSWITCH DOUBLE-WIDTH BUS SWITCH

MP5007 5V, 1A- 5A Programmable Current Limit Switch

Transcription:

Description The is a high performance 2:1 ICS Differential-to-LVDS Multiplexer and a member of HiPerClockS the HiPerClockS family of High Performance Clock Solutions from ICS. The can also perform differential translation because the differ-ential inputs accept LVPECL, CML as well as LVDS levels. The is packaged in a small 3mm x 3mm 16 VFFN package, making it ideal for use on space constrained boards. Features 2:1 LVDS MUX One LVDS output pair Two differential clock inputs can accept: LVPECL, LVDS, CML Maximum input/output frequency: 2.5GHz Translates LVCMOS/LVTTL input signals to LVDS levels by using a resistor bias network on nclk0, nclk1 Propagation delay: 460ps (maximum) Part-to-part skew: 100ps (maximum) Full supply mode -40 C to 85 C ambient operating temperature Available in both standard (RoHS 5) and lead-free (RoHS 6) packages Block Diagram Pin Assignment CLK0 CLK0 Pulldown Pullup/Pulldown CLK1 Pulldown CLK1 Pullup/Pulldown 0 1 CLK0 CLK0 CLK1 nc VDD 16 15 14 13 1 12 2 11 3 10 CLK_SEL Pulldown CLK1 4 5 6 7 8 9 nc CLK_SEL nc VDD 16-Lead VFFN 3mm x 3mm x 0.95mm package body K Package Top View IDT / ICS LVDS MULTIPLEXER 1 AK REV. A MARCH 6, 2007

Table 1. Pin Descriptions Number Name Type Description 1 CLK0 Input Pulldown Non-inverting differential clock input. 2 CLK0 Input Pullup/ Pulldown Inverting differential clock input. VDD/2 default when left floating. 3 CLK1 Input Pulldown Non-inverting differential clock input. 4 CLK1 Input Pullup/ Pulldown Inverting differential clock input. VDD/2 default when left floating. 5, 7, 16 nc Unused No connect. 6 CLK_SEL Input Pulldown Clock select input. When HIGH, selects CLK1, CLK1 inputs. When LOW, selects CLK0, CLK0 inputs. LVCMOS / LVTTL interface levels. 8, 13 V DD Power Power supply pins. 9, 12, 14, 15 Power Power supply ground. 10, 11, Output Differential output pair. LVDS interface levels. NOTE: Pullup and Pulldown refer to intenal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics Symbol Parameter Test Conditions Minimum Typical Maximum Units C IN Input Capacitance 1 pf R PULLUP Input Pullup Resistor 37 kω R PULLDOWN Input Pulldown Resistor 37 kω Function Tables Table 3. Control Input Function Table Input CLK_OUT CLK_SEL CLK 0 CLK0, CLK0 1 CLK1, CLK1 IDT / ICS LVDS MULTIPLEXER 2 AK REV. A MARCH 6, 2007

Absolute Maximum Ratings NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characterisitcs is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Item Rating Supply Voltage, V DD 4.6V Inputs, V I -0.5V to V DD + 0.5V Outputs, I O Continous Current Surge Current Package Thermal Impedance, θ JA 10mA 15mA 51.5 C/W (0 lfpm) Storage Temperature, T STG -65 C to 150 C DC Electrical Characteristics Table 4A. Power Supply DC Characteristics, V DD = ± 5%, T A = -40 C to 85 C Symbol Parameter Test Conditions Minimum Typical Maximum Units V DD Positive Supply Voltage 3.135 3.3 3.465 V I DD Power Supply Current 40 ma Table 4B. LVCMOS/LVTTL DC Characteristics, V DD = ± 5%, T A = -40 C to 85 C Symbol Parameter Test Conditions Minimum Typical Maximum Units V IH Input High Voltage 2 V DD + 0.3 V V IL Input Low Voltage -0.3 0.8 V I IH Input High Current CLK_SEL V DD = V IN = 3.465V 150 µa I IL Input Low Current CLK_SEL V DD = 3.465V, V IN = 0V -150 µa Table 4C. Differential DC Characteristics, V DD = ± 5%, T A = -40 C to 85 C Symbol Parameter Test Conditions Minimum Typical Maximum Units I IH Input High Current CLK0, CLK1 V DD = V IN = 3.465V 150 µa CLK0, CLK V DD = V IN = 3.465V 150 µa I IL Input Low Current CLK0, CLK1 CLK0, CLK V DD = 3.465V, V IN = 0V V DD = 3.465V, V IN = 0V -150 µa -150 µa V PP Peak-to-Peak Voltage 0.15 0.8 1.2 V V CMR Common Mode Input Voltage; NOTE 1, 2 1.2 V DD V NOTE 1: Common mode input voltage is defined as V IH. NOTE 2: For single-ended applications, the maximum input voltage for CLKx, CLKx is V DD + 0.3V. IDT / ICS LVDS MULTIPLEXER 3 AK REV. A MARCH 6, 2007

Table 4D. LVDS DC Characteristics, V DD = ± 5%, T A = -40 C to 85 C Symbol Parameter Test Conditions Minimum Typical Maximum Units V OD Differential Output Voltage 200 350 500 mv V OD V OD Magnitude Change 50 mv V OS Offset Voltage 1.05 1.15 1.25 V V OS V OS Magnitude Change 50 mv AC Electrical Characteristics Table 5. AC Characteristics, V DD = ± 5%, T A = -40 C to 85 C Parameter Symbol Test Conditions Minimum Typical Maximum Units f MAX Output Frequency >2.5 GHz t PD Propagation Delay; NOTE 1 260 360 460 ps tsk(pp) Part-to-Part Skew; NOTE 2, 3 100 ps t R / t F Output Rise/Fall Time 20% to 80% 125 160 200 ps odc Output Duty Cycle 49 51 % MUX_ ISOLATION MUX Isolation -55 All parameters measured at 1GHz unless otherwise noted. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.Typical Phase Noise at 156.25MHz IDT / ICS LVDS MULTIPLEXER 4 AK REV. A MARCH 6, 2007

Parameter Measurement Information V DD,, SCOPE ±5% POWER SUPPLY + Float V DD LVDS x nx, CLK0, CLK1 CLK0, CLK1 V PP Cross Points V CMR LVDS Output Load AC Test Circuit Differential Input Level x Part 1 x CLK0, CLK1 CLK0, CLK1 y Part 1 y t PD tsk(pp) Part-to-Part Skew Propagation Delay t PW t PERIOD 80% 80% V OD t PW odc = x 100% Clock Outputs 20% t R t F 20% t PERIOD Output Duty Cycle/Pulse Width/Period Output Rise/Fall Time IDT / ICS LVDS MULTIPLEXER 5 AK REV. A MARCH 6, 2007

Parameter Measurement Information, continued V DD V DD out DC Input LVDS DC Input LVDS 100 out V OD / V OD out V OS / V OS out Offset Voltage Setup Differential Output Voltage Setup Application Information Wiring the Differential Input to Accept Single Ended Levels Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = V DD /2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V DD =, V_REF should be 1.25V and R2/R1 = 0.609. Single Ended Clock Input R1 1K V DD CLKx V_REF nclkx C1 0.1u R2 1K Figure 1. Single-Ended Signal Driving Differential Input IDT / ICS LVDS MULTIPLEXER 6 AK REV. A MARCH 6, 2007

Differential Clock Input Interface The CLKx /CLKx accepts LVPECL, LVDS, CML and other differential signals. The signal must meet the V PP and V CMR input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLKx/CLKx input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. R1 50 R2 50 CML CLK nclk HiPerClockS CML Built-In Pullup R1 100 CLK nclk HiPerClockS Figure 2A. HiPerClockS CLK/CLK Input Driven by an IDT Open Collector CML Driver Figure 2B. HiPerClockS CLK/CLK Input Driven by a Built-In Pullup CML Driver R3 125 R4 125 CLK LVPECL C1 CLK LVPECL R1 84 R2 84 nclk HiPerClockS R5 100-200 R6 100-200 C2 R1 125 R2 125 nclk HiPerClockS Figure 2C. HiPerClockS CLK/CLK Input Driven by a LVPECL Driver Figure 2D. HiPerClockS CLK/CLK Input Driven by a LVPECL Driver with AC Couple R1 100 CLK LVDS nclk HiPerClockS Figure 2E. HiPerClockS CLK/CLK Input Driven by a LVDS Drive IDT / ICS LVDS MULTIPLEXER 7 AK REV. A MARCH 6, 2007

Recommendations for Unused Input Pins Inputs: CLK/CLK Inputs: For applications not requiring the use of the differential input, both CLK and CLK can be left floating. Though not required, but for additional protection, a 1kW resistor can be tied from CLK to ground. Application Schematic Example Figure 3 shows an example of application schematic. This device can accept different types of input signal. In this example, the input is driven by a LVDS driver. The decoupling capacitor should be located as close as possible to the power pin. C1 0.1u Zo = 50 16 15 14 13 LVDS Zo = 50 R2 100 1 2 3 4 U1 CLK0 nclk0 CLK1 nclk1 nc VDD nc CLK_SEL nc VDD n 12 11 10 9 Zo = 50 Zo = 50 R1 100 + - Zo = 50 5 6 7 8 Zo = 50 R3 100 R4 1K C2 0.1u LVDS Figure 3. Application Schematic Example IDT / ICS LVDS MULTIPLEXER 8 AK REV. A MARCH 6, 2007

Thermal Release Path The expose metal pad provides heat transfer from the device to the P.C. board. The expose metal pad is ground pad connected to ground plane through thermal via. The exposed pad on the device to the exposed metal pad on the PCB is contacted through solder as shown in Figure 4. For further information, please refer to the Application Note on Surface Mount Assembly of Amkor s Thermally /Electrically Enhance Leadframe Base Package, Amkor Technology. SOLDER MASK EXPOSED PAD SOLDER SIGNAL TRACE SIGNAL TRACE GROUND PLANE THERMAL VIA Expose Metal Pad (GROUND PAD) Figure 4. P.C. Board for Exposed Pad Thermal Release Path Example LVDS Driver Termination A general LVDS interface is shown in Figure 5 In a 100Ω differential transmission line environment, LVDS drivers require a matched load termination of 100Ω across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. 50Ω LVDS Driver + 50Ω R1 100Ω 100Ω Differential Transmission Line Figure 5. Tyical LVDS Driver Termination IDT / ICS LVDS MULTIPLEXER 9 AK REV. A MARCH 6, 2007

Power Considerations This section provides information on power dissipation and junction temperature for the. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for V DD = + 5% = 3.465V, which gives worst case results. Power_ MAX = V DD_MAX * I DD_MAX = 3.465V * 40mA = 138.6mW 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125 C. The equation for Tj is as follows: Tj = θ JA * Pd_total + T A Tj = Junction Temperature θ JA = Junction-to-Ambient Thermal Resistance Pd_total = Total Device Power Dissipation (example calculation is in section 1 above) T A = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ JA must be used. Assuming no air flow and a multi-layer board, the appropriate value is 51.5 C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85 C with all outputs switching is: 85 C + 0.139W * 51.5 C/W = 92.2 C. This iswell below the limit of 125 C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer). Table 6. Thermal Resitance θ JA for 16 Lead VFFN, Forced Convection θ JA by Velocity Linear Feet per Minute 0 Multi-Layer PCB, JEDEC Standard Test Boards 51.5 C/W IDT / ICS LVDS MULTIPLEXER 10 AK REV. A MARCH 6, 2007

Reliability Information Table 7. θ JA vs. Air Flow Table for a 16 Lead VFFN θ JA by Velocity Linear Feet per Minute 0 Multi-Layer PCB, JEDEC Standard Test Boards 51.5 C/W Transistor Count The transistor count for is: 132 IDT / ICS LVDS MULTIPLEXER 11 AK REV. A MARCH 6, 2007

Package Outline and Package Dimension Package Outline - K Suffix for 16 Lead VFFN Index Area N Seating Plane Anvil Singulation OR A1 A3 L (N -1)x e (R ef.) N (Ref.) N & N Even 1 2 e 2 (Ty p.) If N & N are Even (N -1)x e (Re f.) To p View E2 E2 2 b D Chamfer 4x 0.6 x 0.6 max OPTIONAL A 0. 08 C C e (Ref.) N & N Odd D2 D2 2 Th er mal Base Table 8. Package Dimensions JEDEC Variation: VEED-2/-4 All Dimensions in Millimeters Symbol Minimum Maximum N 16 A 0.80 1.00 A1 0 0.05 A3 0.25 Ref. b 0.18 0.30 N D & N E 4 D & E 3.00 Basic D2 & E2 1.00 1.80 e 0.50 Basic L 0.30 0.50 Reference Document: JEDEC Publication 95, MO-220 IDT / ICS LVDS MULTIPLEXER 12 AK REV. A MARCH 6, 2007

Ordering Information Table 9. Ordering Information Part/Order Number Marking Package Shipping Packaging Temperature 85401AK 401A 16 Lead VFFN Tube -40 C to 85 C 85401AKT 401A 16 Lead VFFN 2500 Tape & Reel -40 C to 85 C 85401AKLF 01AL Lead-Free 16 Lead VFFN Tube -40 C to 85 C 85401AKLFT 01AL Lead-Free 16 Lead VFFN 2500 Tape & Reel -40 C to 85 C NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. IDT / ICS LVDS MULTIPLEXER 13 AK REV. A MARCH 6, 2007

Revision History Sheet Rev Table Page Description of Change Date A 8 Add Schematic Layout. 8/23/04 A T8 10 Corrected count in Ordering Information Table. 11/17/04 A 1 Pin Assignment - corrected label on pin 2. 2/22/05 A T8 1 11 Features section - added Lead-Free bullet. Ordering Information Table - corrected Shipping Packaging from Tray to Tube, and added Lead-Free part number and note. 3/14/06 A T9 7 10 13 Corrected Differential Clock Input Interface. Added Power Considerations Section. Ordering Information Table - added Lead-Free marking. Updated format throughout the datasheet. 3/6/07 IDT / ICS LVDS MULTIPLEXER 14 AK REV. A MARCH 6, 2007

Innovate with IDT and accelerate your future networks. Contact: www.idt.com For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support netcom@idt.com 480-763-2056 Corporate Headquarters Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851 www.idt.com 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA

IDT / ICS LVDS MULTIPLEXER 16 AK REV. A MARCH 6, 2007