THE FIRST GENERATION OF EXTENSIBLE PROCESSING PLATFORMS: A NEW LEVEL OF PERFORMANCE, FLEXIBILITY AND SCALABILITY

Similar documents
Zynq-7000 All Programmable SoC Product Overview

Cost-Optimized Backgrounder

Copyright 2017 Xilinx.

Zynq AP SoC Family

MYC-C7Z010/20 CPU Module

MYD-C7Z010/20 Development Board

Copyright 2016 Xilinx

Simplify System Complexity

9 REASONS WHY THE VIVADO DESIGN SUITE ACCELERATES DESIGN PRODUCTIVITY

Design Choices for FPGA-based SoCs When Adding a SATA Storage }

Simplify System Complexity

NEXT STEP Visit us online at. The Ultimate Low-Cost Applications Platform. Spartan-3 Generation FPGAs _ TAKE THE. Spartan-3

Moving a Generation Ahead with

Zynq Architecture, PS (ARM) and PL

SoC FPGAs. Your User-Customizable System on Chip Altera Corporation Public

SoC Platforms and CPU Cores

S2C K7 Prodigy Logic Module Series

SDACCEL DEVELOPMENT ENVIRONMENT. The Xilinx SDAccel Development Environment. Bringing The Best Performance/Watt to the Data Center

Introduction to Embedded System Design using Zynq

Introduction to Sitara AM437x Processors

A Generation Ahead Designing Advanced Embedded Systems with Xilinx Zynq All Programmable SoCs

Designing a Multi-Processor based system with FPGAs

Bringing the benefits of Cortex-M processors to FPGA

XMC-ZU1. XMC Module Xilinx Zynq UltraScale+ MPSoC. Overview. Key Features. Typical Applications

Welcome. Altera Technology Roadshow 2013

The S6000 Family of Processors

Beyond Moore. Beyond Programmable Logic.

Copyright 2014 Xilinx

DesignWare IP for IoT SoC Designs

Introducing the Spartan-6 & Virtex-6 FPGA Embedded Kits

Microsemi Secured Connectivity FPGAs

Five Ways to Build Flexibility into Industrial Applications with FPGAs

High Capacity and High Performance 20nm FPGAs. Steve Young, Dinesh Gaitonde August Copyright 2014 Xilinx

AXI4 Interconnect Paves the Way to Plug-and-Play IP

Designing Multi-Channel, Real-Time Video Processors with Zynq All Programmable SoC Hyuk Kim Embedded Specialist Jun, 2014

Does FPGA-based prototyping really have to be this difficult?

XMC-RFSOC-A. XMC Module Xilinx Zynq UltraScale+ RFSOC. Overview. Key Features. Typical Applications. Advanced Information Subject To Change

Design AXI Master IP using Vivado HLS tool

Exploring System Coherency and Maximizing Performance of Mobile Memory Systems

FPGA Adaptive Software Debug and Performance Analysis

High-Performance, Highly Secure Networking for Industrial and IoT Applications

FPGA Co-Processing Architectures for Video Compression

FPGA Entering the Era of the All Programmable SoC

100M Gate Designs in FPGAs

Hardware Specification. Figure 1-2 ZYNQ-7000 Device Family 2 / 9

Virtex 6 FPGA Broadcast Connectivity Kit FAQ

Zynq-7000 Extensible Processing Platform Overview

STM32F7 series ARM Cortex -M7 powered Releasing your creativity

Software Driven Verification at SoC Level. Perspec System Verifier Overview

Maximizing heterogeneous system performance with ARM interconnect and CCIX

Analyzing and Debugging Performance Issues with Advanced ARM CoreLink System IP Components

Realize the Genius of Your Design

Embedded HW/SW Co-Development

Designing and Prototyping Digital Systems on SoC FPGA The MathWorks, Inc. 1

VPX3-ZU1. 3U OpenVPX Module Xilinx Zynq UltraScale+ MPSoC with FMC HPC Site. Overview. Key Features. Typical Applications

VPX3-ZU1. 3U OpenVPX Module Xilinx Zynq UltraScale+ MPSoC with FMC HPC Site. Overview. Key Features. Typical Applications

Keysight U5340A FPGA Development Kit for High-Speed Digitizers

MYD-C437X-PRU Development Board

XMC-SDR-A. XMC Zynq MPSoC + Dual ADRV9009 module. Preliminary Information Subject To Change. Overview. Key Features. Typical Applications

Practical Hardware Debugging: Quick Notes On How to Simulate Altera s Nios II Multiprocessor Systems Using Mentor Graphics ModelSim

How to Efficiently Implement Flexible and Full-Featured Digital Radio Solutions Using All Programmable SoCs

Zatara Series ARM ASSP High-Performance 32-bit Solution for Secure Transactions

Cypress PSoC 6 Microcontrollers

Ettus Research Update

Zynq-7000 All Programmable SoC Data Sheet: Overview

Building blocks for 64-bit Systems Development of System IP in ARM

Defense-grade Zynq-7000Q SoC Data Sheet: Overview

Optimizing ARM SoC s with Carbon Performance Analysis Kits. ARM Technical Symposia, Fall 2014 Andy Ladd

HotChips An innovative HD video and digital image processor for low-cost digital entertainment products. Deepu Talla.

SAM A5 ARM Cortex - A5 MPUs

Introducing the AM57x Sitara Processors from Texas Instruments

The Ultimate System Integration Platform. VIRTEX-5 FPGAs

UltraZed -EV Starter Kit Getting Started Version 1.3

The Use Of Virtual Platforms In MP-SoC Design. Eshel Haritan, VP Engineering CoWare Inc. MPSoC 2006

Effective System Design with ARM System IP

Field Programmable Gate Array (FPGA) Devices

EITF35: Introduction to Structured VLSI Design

Intelop. *As new IP blocks become available, please contact the factory for the latest updated info.

AT-501 Cortex-A5 System On Module Product Brief

Table 1: Example Implementation Statistics for Xilinx FPGAs

Growth outside Cell Phone Applications

So you think developing an SoC needs to be complex or expensive? Think again

Designing with ALTERA SoC Hardware

MYC-C437X CPU Module

Freescale i.mx6 Architecture

Atlys (Xilinx Spartan-6 LX45)

Hardware Software Bring-Up Solutions for ARM v7/v8-based Designs. August 2015

Hi3520D V300 H.264 CODEC Processor. Brief Data Sheet. Issue 04. Date

All Programmable: from Silicon to System

Extending the Power of FPGAs

Introduction to Field Programmable Gate Arrays

RZ Embedded Microprocessors

STM32F7 series ARM Cortex -M7 powered Releasing your creativity

Model-Based Design for effective HW/SW Co-Design Alexander Schreiber Senior Application Engineer MathWorks, Germany

Adaptable Intelligence The Next Computing Era

SYSTEMS ON CHIP (SOC) FOR EMBEDDED APPLICATIONS

Flash Controller Solutions in Programmable Technology

ECE 111 ECE 111. Advanced Digital Design. Advanced Digital Design Winter, Sujit Dey. Sujit Dey. ECE Department UC San Diego

System-on-Chip Architecture for Mobile Applications. Sabyasachi Dey

Microsemi IP Cores Accelerate the Development Cycle and Lower Development Costs

Transcription:

PROCESSOR-CENTRIC EXTENSIBLE PLATFORMS FOR POWERFUL, SCALABLE, COST-EFFICIENT EMBEDDED DESIGNS THE FIRST GENERATION OF S: A NEW LEVEL OF PERFORMANCE, FLEXIBILITY AND SCALABILITY Embedded Systems Challenges Critical need to build in more differentiation in less time, which limits the use of standard products Increasingly complex functions and exploding demand for signal-processing performance Balancing performance, power, cost and flexibility without sacrificing results Reducing costs through hardware and software design reuse across a common platform for multiple products Flexibility to comply with continually changing industry standards, regulations and market needs The Xilinx Zynq -7000 Extensible Processing Platform (EPP) redefines the possibilities for embedded systems, giving system and software architects and developers a flexible platform to launch their new solutions and traditional ASIC and ASSP users an alternative that aligns with today s programmable imperative. The new class of product elegantly combines an industrystandard ARM processor-based system with Xilinx 28nm programmable logic in a single device. The processor boots first, prior to configuration of the programmable logic. This, along with a streamlined workflow, saves time and effort and lets software developers and hardware designers start development simultaneously. The Zynq-7000 EPP makes market- and application-specific platforms easier to use, modify, and extend thanks to the programmable logic. These new devices build on Xilinx-pioneered development methodologies to maximize the value of the break-through levels of integration, power efficiency, and high performance. Integrating the industry-standard dual ARM Cortex -A9 MPCore also gives designers access to the ARM IP and software ecosystem. Design teams can get started today using Xilinx ISE Design Suite, industry-standard operating systems, and best-in-class productivity tools from the industry s leading solution providers. Xilinx Solution Powerful foundation for system on a chip (SoC): dual ARM Cortex -A9 processing system including hardened memory controllers and peripherals, along with Xilinx 7 series programmable logic Size, power, throughput and cost advantages in a flexible single-chip architecture Best-in-class tools, operating system support, and ecosystem leveraging the ARM connected community A complete product family that enables solutions to scale features and reduce costs within a defined SW programming model accelerating time to market Advanced software and hardware programmability, enabling unique system partitioning and unparalleled performance while accommodating late product definition changes and standards evolutions

Breakthrough Single-Chip Platforms The architecture of the Zynq-7000 EPP offers unrivaled features and performance while driving down cost and power requirements. The ARM dual-core Cortex -A9 processor is enhanced with the NEON engine, a single and double-precision vector floating-point unit and a large set of peripherals including memory controllers, CAN, USB, Gigabit, Ethernet, SD-SDIO, UARTs, analog-to-digital converters and more. Its highperformance multi standard I/Os and multi-gigabit transceivers offer a wide range of connectivity options allowing designers to use Zynq-7000 EPP devices in most applications. The programmable logic portion of Zynq-7000 EPP devices leverages the Xilinx 7 series programmable logic. This allows designers currently developing on the Xilinx 7 series to seamlessly port their FPGA designs to Zynq-7000 EPP devices. Z-7010 and Z-7020 are based on the Artix -7 FPGA fabric, and Z-7030 and Z-7040 are based on the Kintex -7 FPGA fabric. But the real value of the Zynq-7000 EPP family lies in the tight integration of its programmable logic with the processing system. The interface between the processing system and the programmable logic is built on nine AXI interfaces and many control signals (like DMA and Interrupts) which represents more than 3000 interconnections. The high throughput interface eliminates the bottleneck that plague two-chip ASSP-FPGA solutions and allows designers to easily extend the processing system capabilities. This enables designers to not only build their own custom device by adding peripherals in the programmable logic, but also increase the overall system performance by allowing designers to uniquely partition HW and SW functions by creating custom accelerators. Zynq-7000 Product Table (Software View) Programmable Logic Device Name Z-7010 Z-7020 Z-7030 Z-7040 Processor Core Processor Extensions Maximum Frequency L1 Cache L2 Cache On-Chip Memory External Memory Support External Static Memory Support Dual ARM Cortex -A9 MPCore with CoreSight NEON & Single / Double Precision Floating Point 800 MHz 32 KB Instruction, 32 KB Data per processor 512 KB 256 KB DDR2, DDR3, LPDDR2 QSPI-SPI (2), NAND, NOR DMA Channels 8 USB 2.0 (OTG) w/dma (2), Tri-mode Gigabit Ethernet w/dma (2), SD/SDIO w/dma (2), UART (2), CAN2.0B (2), I2C (2), SPI (2), 32b GPIO Security AES and SHA 256b for secure boot and Static Memory Mixed I/O (1) 54 to Programmable Logic Interface Ports (Primary Interfaces & Interrupts Only) AXI 32b Master (2), AXI 32b Slave (2), AXI 64b/32b Memory (4), AXI 64b ACP, 16 Interrupts Programmable Logic Cells (Approximate ASIC Gates (3) ) 28K Logic Cells (~430K) 85K Logic Cells (~1.3M) 125K Logic Cells (~1.9M) 235K Logic Cells (~3.5M) Extensible Block RAM (# 36 Kb Blocks) 240KB (60) 560KB (140) 1,060KB (265) 1,860KB (465) Programmable DSP Slices (18x25 MACCs) 80 220 400 760 Peak DSP Performance (Symmetric FIR) 58 GMACS 158 GMACS 480 GMACS 912 GMACS PCI Express (Root Complex or Endpoint) Gen2 x4 Gen2 x8 Analog to Digital Converters (ADC) Security Two 12 bit, 1 MSPS ADCs with up to 17 Differential Inputs AES and SHA 256b for secure configuration Multi-Standards 3.3V I/O (2) 100 195 100 200 Multi-Standards Highi Performance 1.8V I/O (2) 150 150 Serial Tranceivers (2) 4 12 Notes: 1. Static memory interface combined with the usage of many peripherals could require more than 54 I/Os. A designer can use the Programmable Logic I/Os. 2. Total Number of I/O and Transceivers depends on package used. 3. Eqivalent ASIC gate count is dependent of the function implemented. The assumption is 1 Logic Cell = ~15 ASIC Gates.

TOOL DEVELOPMENT FLOW System Architect Software Developer Programming Custom IP Integrate IP Xilinx IP Partner IP Test Hardware Designer Design Integrate IP Test Designing Software and Hardware in Parallel The Zynq-7000 EPP family allows software and hardware designs to be done in parallel. System architects can optimize and differentiate systems on a cost-efficient, power-optimized platform. Logic designers have a familiar register transfer-level (RTL) environment with unprecedented features and flexibility to extend capabilities and performance. And software developers can program in a familiar environment to build and debug applications. Familiar Design Environments Enable Optimized Results Software designers can start designing from day one. Using the Eclipse environment-based Software Developers Kit (SDK) designers can: Debug Debug Create applications, middleware, driver software code and Board Support Packages (BSP) without a finalized target hardware Compile, build and debug standalone software applications Software designers also benefit from the support for industry-standard commercial distributions as well as open source, operating systems software and development tools ranging from virtualizers, IDEs, compilers, debuggers, profilers and libraries. Hardware designers can maximize productivity by using familiar hardware development tools. With Xilinx s industry-standard ISE Design Suite, designers can: Create, synthesize and generate programmable logic configuration Configure the processing system and enhance designs using a built-in AXI4 IP repository of simple to more complex peripherals and hardware acceleration functions all using the Xilinx Embedded Developers Kit (EDK) Hardware designers also benefit from the support for industry-standard design entry, HDL simulators, design rule checkers and hardwareassisted verification synthesis to board-level design and verification tools. System designers benefit from a wide-range of support including: Xilinx and Alliance Member development hardware including generic and application-specific development kits Market-specific Targeted Design Platforms which allow system developers to start design efforts with an integrated targeted system solution Xilinx and 3rd party IP including connectivity, DSP, embedded and video processing options C-to-gate and ESL tools improve system partitioning by taking compute intensive software code and mapping it directly into optimized and powerful hardware accelerators Speeding Highly Differentiated Applications to Market By simplifying and accelerating embedded systems development through the use of industry-standard tools and a large choice of IP from Xilinx and its ecosystem partners, Xilinx gives designers more time to focus on system features. More time for optimizations, algorithm development, and feature extensions ultimately creates highly differentiated products and more fully extracts the power of the tightly coupled programmable logic. This allows designers to drive up performance while controlling power consumption and costs, or minimize power and cost without sacrificing performance. The range also enables designers to address a portfolio of products that scale from cost-effective to feature-rich and highperformance all from a single platform.

MAPPING APPLICATIONS TO EACH DEVICE CLUSTER MARKET KEY APPLICATIONS Auto Driver Assistance, Driver Information, Infotainment SAME PROCESSING SYSTEM Different Programmable Logic Densities Optimal for application Z-7010 Z-7020 Z-7030 Z-7040 Intelligent Video Comms Control Bridging Consumer ISM Broadcast A&D A&D Wireless Wired ISM A&D Broadcast ISM Business-class Multi-function Printers IP and Smart Cameras Medical Diagnostics, Monitoring and Therapy Medical Imaging Prosumer/Studio Cameras, Transcoders Video/Night Vision Equipment Milcomms, Cockpit & Instrumentation LTE Radio, Basband, Enterprise Femto Routers, Switches, Multiplexers, Edge Cards Motor Control, Programmable Logic Controller (PLC) Missiles, Smart Munitions Edge QAMs, Routers, Switchers, Encoders/Decoders Industrial Networking While each device in the Zynq-7000 EPP family contains the same ARM dual-core Cortex-A9 MPCore based processing system, programmable logic and I/O resources vary between devices and serve a wide range of applications. The Zynq-7000 EPP family serves many applications for various markets. For some applications, flexibility and performance are the key factors making Zynq-7000 EPP devices the best option. Others will benefit from the power and space savings that this integrated solution has to offer. Here are a few key examples where Zynq-7000 EPP devices are ideally suited. BROADCAST CAMERA APPLICATION EXAMPLE Hardened (GigE, USB, CAN, SDIO, I2C, GPIO, UART, SPI) Image Sensor (Interface) Image Processing External Memory Interfaces (Static and Dynamic) CPU1 System Interface & Control System Controller CPU2 Real-time Video Processing Real-time Color Grading, Real-time Video Processing Calculating Motion Vector Video Processing Color Grading High Bandwidth Interconnection between FPGA Fabric and High Quality GUI Video/Audio Stats Video/Audio Encoding MPEG-2 H.264 Dolby AC3 AAC High Bit-rate Connectivity Gigabit Ethernet PCIe SATA Connectivity to Output SDI Zynq-7000 EPP devices provide very high bit-rate bandwidth for high-accuracy video processing and analytics in broadcast-level camera systems. Zynq-7000 EPP devices improve time to market and accommodate for broadcasting standards and future algorithms evolution. The high integration in the Zynq-7000 EPP devices enables system power consumption savings and cost reduction. Dual ARM Cortex-A9 with NEON and dual precision offer high levels of performance for algorithmic processing and video data compression encoding (e.g. MPEG-2, H.264). Processing system to DSP-rich programmable logic interconnect allows high bandwidth, low latency interface to enable hardware accelerations of most video processing and video analytics functions.

INDUSTRIAL MOTOR CONTROL APPLICATION EXAMPLE External Memory Interfaces (Static and Dynamic) Human Machine Interface & Graphics Zynq-7000 EPP devices offer a unique blend of performance and flexibility to meet the highprocessing demands and integration required for current and future motor control systems. Hardened (GigE, USB, CAN, SDIO, I2C, GPIO, UART, SPI) CPU1 System Interface & Control System Communication, Saftety Stack & Soft Programmable Logic Controller CPU2 Real Time Processing Control and Diagnostics, Real Time Stack, Real Time Calculation Vector Floating Point PLC Acceleration Module Real-time Response Signal Acquisition & Power Modulation Space Vector, Data Acquisition On-line System Models for Prediction Real-time Observer Position Computing Encoder Protocols System Communication Gigabit Ethernet Managed Switch Industrial Ethernet & IEEE1588 EtherCAT, ProfiNET, Ethernet PowerLink, SERCOS, Mechatrolink Designers can accelerate time to market while enabling in-system programmability and ensuring future proofing of products. The scalability between the Z-7010 and Z-7020 EPP devices allow customers to offer bundled product solutions and support varying motor types from a single platform. Zynq-7000 EPP devices possess all the elements required for motor control (powerful processors, peripherals, analog-to-digital converter) which offer an integrated cost effective solution for tomorrow s greener industrial solutions. Tight coupling of the processing system and programmable logic enable high bandwidth low latency for real-time industrial networking interfaces and motor control hardware accelerators in a single device. SINGLE-CAMERA / MULTI-FEATURE DRIVER ASSISTANCE APPLICATION EXAMPLE Hardened (GigE, USB, CAN, SDIO, I2C, GPIO, UART, SPI) Image Data Captures (Interface) External Memory Interfaces (Static and Dynamic) CPU1 System Interface & Control Vehicle Communications, System State, Diagnostics, Application Watchdog CPU2 Feature Application Code Feature Implementation, Image Analysis & Manipulation Co-processing, 2D Graphic /Overlay Generation DeMosaicing or Compression Decoding HDR Processing and Tone Mapping Lens Correction/ Perspective Projection Functions are optimally partitioned between acceleration in the FPGA fabric and serial processing in the PS Enhanced Rear-Looking LDW Feature Processing Pixel Level Image Processing Smoothing, Edge Detection, Thinning/ Thresholding, Lane Marking Pattern Search Road Model Fitting RANSAC Voting Process Lane Tracking Kalman Filter Computations Warning Generation Dynamically swapped based on vehicle state (e.g. speed) via fabric reconfiguration Advanced Rear View Camera Feature Processing Image Selection/PiP Gen Hitch & Cross Path Modes Image/Overlay Integration Dynamic Path Scaling/Gamma Correction Video Controller Timing for System Display The Zynq-7000 EPP family addresses the stringent video processing and analytics requirements for current and future driver assistance systems. The programmable logic accommodates emerging camera interface standards and evolving DA processing algorithms while also improving time to market. The tight integration provides a high bandwidth and low-latency interface for unprecedented optimization of HW/SW partitioning for computationally intensive video/image processing functions. Leveraging the dynamic reconfiguration capability of Zync-7000 EPP devices allows features like rear view camera and lane departure warning systems to be dynamically swapped based on vehicle state (e.g. speed) thereby reducing total required logic and system cost. The scalability of the Zynq-7000 EPP family allows designers to chose between Z-7010 and Z-7020 devices and offer solutions that are ideally tailored and cost-optimized to each DA system. Dual Cortex-A9 processors with dual precision floating point and NEON engines offer complex algorithmic processing and support for video data compression codecs. Automotive compatible SoC architecture is supported by key hardened peripherals like CAN and Ethernet.

Zynq-7000 Product Table (Hardware View) Programmable Logic Packages Device Name Z-7010 Z-7020 Z-7030 Z-7040 (Dual ARM Cortex -A9 MPCore with NEON & Double Precision FPUCache, Memory Controllers, DMA, Security and ) 1 Programmable Logic Cells (Approximate ASIC Gates (3) ) 28K Logic Cells (~430K) 85K Logic Cells (~1.3M) 125K Logic Cells (~1.9M) 235K Logic Cells (~3.5M) Logic Cells 28,160 85,120 125,760 235,840 Look-Up Tables LUTs 17,600 53,200 78,600 147,400 Flip Flops 35,200 106,400 157,200 294,800 Extensible Block RAM (# 36 Kb Blocks) 240 KB (60) 560 KB (140) 1,060 KB (265) 1,860 KB (465) Programmable DSP Slices (18x25 MACCs) 80 220 400 760 Peak DSP Performance (Symmetric FIR) 58 GMACS 158 GMACS 480 GMACS 912 GMACS PCI Express (Root Complex or Endpoint) (1) Gen2 x4 Gen2 x8 Analog to Digital Converters (ADC) Security (1) Two 12 bit, MSPS ADCs with up to 17 Differential Inputs AES and SHA 256b for secure configuration Type CSG324 CSG484 CSG324 CSG484 FBG484 FBG676 FBG676 FBG676 FFG676 FFG900 Grades C, I C, I C, I C, I C, I C, I C, I C, I C, I C, I Size (mm) 15x15 19x19 15x15 19x19 23x23 27x27 27x27 27x27 27x27 31x31 Pitch (mm) 0.8 0.8 0.8 0.8 1.0 1.0 1.0 1.0 1.0 1.0 Total I/Os (includes Muxed I/O) 130 Multi-Standards and Multi-Voltage SelectIO Interfaces (1.2V, 1.35V, 1.5V, 1.8V, 2.5V, 3.3V) 80 100 80 195 100 100 100 100 100 200 Multi-Standards and Multi-Voltage High Performance SelectIO Interfaces (1.2V, 1.35V, 1.5V, 1.8V) 63 150 150 150 150 150 Serial Transceivers 4X 6.6 Gb/s 4X 6.6 Gb/s 4X 10.3 Gb/s 8X 6.6 Gb/s 8X 10.3 Gb/s 12X 10.3 Gb/s Notes: 1. Security is shared by the and the Programmable Logic. 2. Static memory interface combined with the usage of many peripherals could require more than 54 IOs. In that case the designer can use the Programmable Logic SelectIO interfaces. 3. Equivalent ASIC gate count is dependent of the function implemented. The assumption is 1 Logic Cell = ~15 ASIC Gates. Take the NEXT STEP For more information about the Zynq-7000 family, visit www.xilinx.com/zynq Corporate Headquarters Europe Japan Asia Pacific Pte. Ltd. Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 USA Tel: 408-559-7778 www.xilinx.com Xilinx Europe One Logic Drive Citywest Business Campus Saggart, County Dublin Ireland Tel: +353-1-464-0311 www.xilinx.com Xilinx K.K. Art Village Osaki Central Tower 4F 1-2-2 Osaki, Shinagawa-ku Tokyo 141-0032 Japan Tel: +81-3-6744-7777 japan.xilinx.com Xilinx, Asia Pacific 5 Changi Business Park Singapore 486040 Tel: +65-6407-3000 www.xilinx.com Copyright 2011 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. Printed in the U.S.A. PN 2476