Mobile LPDDR (only) 152-Ball Package-on-Package (PoP) TI-OMAP MT46HxxxMxxLxCG MT46HxxxMxxLxKZ

Similar documents
NAND Flash and Mobile LPDRAM 168-Ball Package-on-Package (PoP) MCP Combination Memory (TI OMAP )

Product Brief LPDDR2-PCM and Mobile LPDDR2 121-Ball MCP

Parallel NOR and PSRAM 88-Ball MCP Combination Memory

TwinDie 1.35V DDR3L SDRAM

DDR SDRAM UDIMM MT8VDDT3264A 256MB MT8VDDT6464A 512MB For component data sheets, refer to Micron s Web site:

TwinDie 1.35V DDR3L SDRAM

Options. Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC PC

DDR SDRAM UDIMM MT16VDDT6464A 512MB MT16VDDT12864A 1GB MT16VDDT25664A 2GB

Parallel NOR and PSRAM 56-Ball MCP Combination Memory

1. The values of t RCD and t RP for -335 modules show 18ns to align with industry specifications; actual DDR SDRAM device specifications are 15ns.

DDR SDRAM UDIMM. Draft 9/ 9/ MT18VDDT6472A 512MB 1 MT18VDDT12872A 1GB For component data sheets, refer to Micron s Web site:

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB For component data sheets, refer to Micron s Web site:

DDR SDRAM SODIMM MT8VDDT1664H 128MB 1. MT8VDDT3264H 256MB 2 MT8VDDT6464H 512MB For component data sheets, refer to Micron s Web site:

DDR SDRAM SODIMM MT16VDDF6464H 512MB MT16VDDF12864H 1GB

DDR2 SDRAM UDIMM MT4HTF1664AY 128MB MT4HTF3264AY 256MB MT4HTF6464AY 512MB. Features. 128MB, 256MB, 512MB (x64, SR) 240-Pin DDR2 SDRAM UDIMM.

512Mb NAND FLASH + 256Mb LPDDR SDRAM MCP Product

DDR2 SDRAM UDIMM MT8HTF12864AZ 1GB

DDR2 SDRAM UDIMM MT9HTF6472AZ 512MB MT9HTF12872AZ 1GB MT9HTF25672AZ 2GB. Features. 512MB, 1GB, 2GB (x72, SR) 240-Pin DDR2 SDRAM UDIMM.

Automotive DDR3L-RS SDRAM

DDR2 SDRAM SODIMM MT8HTF12864HZ 1GB MT8HTF25664HZ 2GB. Features. 1GB, 2GB (x64, SR) 200-Pin DDR2 SDRAM SODIMM. Features

MT51J256M32 16 Meg x 32 I/O x 16 banks, 32 Meg x 16 I/O x 16 banks. Options 1. Note:

DDR2 SDRAM SODIMM MT16HTF12864HZ 1GB MT16HTF25664HZ 2GB. Features. 1GB, 2GB (x64, DR) 200-Pin DDR2 SDRAM SODIMM. Features

TwinDie 1.35V DDR3L-RS SDRAM

Technical Note Designing for High-Density DDR2 Memory

DDR2 SDRAM UDIMM MT16HTF25664AZ 2GB MT16HTF51264AZ 4GB. Features. 2GB, 4GB (x64, DR) 240-Pin DDR2 SDRAM UDIMM. Features

2GB DDR3 SDRAM SODIMM with SPD

DDR2 SDRAM UDIMM MT18HTF12872AZ 1GB MT18HTF25672AZ 2GB MT18HTF51272AZ 4GB. Features. 1GB, 2GB, 4GB (x72, ECC, DR) 240-Pin DDR2 SDRAM UDIMM.

SDRAM DDR3 256MX8 ½ Density Device Technical Note

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

Module height: 30mm (1.18in) Note:

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB. Features. 1GB, 2GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM. Features

Features. DDR2 UDIMM w/o ECC Product Specification. Rev. 1.1 Aug. 2011

4GB Unbuffered VLP DDR3 SDRAM DIMM with SPD

Features. DDR3 Registered DIMM Spec Sheet

Organization Row Address Column Address Bank Address Auto Precharge 128Mx8 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

DDR SDRAM RDIMM MT36VDDF GB MT36VDDF GB

DDR3 SDRAM UDIMM MT8JTF12864AZ 1GB MT8JTF25664AZ 2GB MT8JTF51264AZ 4GB. Features. 1GB, 2GB, 4GB (x64, SR) 240-Pin DDR3 UDIMM.

Features. DDR2 UDIMM with ECC Product Specification. Rev. 1.2 Aug. 2011

Organization Row Address Column Address Bank Address Auto Precharge 256Mx4 (1GB) based module A0-A13 A0-A9 BA0-BA2 A10

SDRAM DDR3 512MX8 ½ Density Device Technical Note

DDR3 SDRAM UDIMM MT4JTF6464AZ 512MB MT4JTF12864AZ 1GB. Features. 512MB, 1GB (x64, SR) 240-Pin DDR3 SDRAM UDIMM. Features

Technical Note Using CellularRAM Memory to Replace Single- and Dual-Chip Select SRAM

IMM128M72D1SOD8AG (Die Revision F) 1GByte (128M x 72 Bit)

1.35V DDR3L SDRAM SODIMM

LE4ASS21PEH 16GB Unbuffered 2048Mx64 DDR4 SO-DIMM 1.2V Up to PC CL

IMM128M64D1DVD8AG (Die Revision F) 1GByte (128M x 64 Bit)

RML1531MH48D8F-667A. Ver1.0/Oct,05 1/8

SDRAM DDR3 512MX8 ½ Density Device Technical Note

Features. DDR3 UDIMM w/o ECC Product Specification. Rev. 14 Dec. 2011

1.35V DDR3L SDRAM UDIMM

IMM64M64D1SOD16AG (Die Revision D) 512MByte (64M x 64 Bit)

Micron Technology, Inc. reserves the right to change products or specifications without notice. jsf8c256x64hdz.pdf Rev. C 11/11 EN

TwinDie 1.2V DDR4 SDRAM

1GB, 2GB (x64, SR) 240-Pin DDR3 UDIMM Features

DDR3 SDRAM SODIMM MT16JSF25664HZ 2GB MT16JSF51264HZ 4GB. Features. 2GB, 4GB (x64, DR) 204-Pin Halogen-Free DDR3 SODIMM. Features

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0031 PCB PART NO. :

Datasheet. Zetta 4Gbit DDR3L SDRAM. Features VDD=VDDQ=1.35V / V. Fully differential clock inputs (CK, CK ) operation

DDR SDRAM VLP RDIMM MT18VDVF12872D 1GB

DDR3 SDRAM SODIMM MT16JSF25664H 2GB For component data sheets, refer to Micron s Web site:

DDR3 SDRAM UDIMM MT9JSF12872AZ 1GB MT9JSF25672AZ 2GB MT9JSF51272AZ 4GB. Features. 1GB, 2GB, 4GB (x72, ECC, SR) 240-Pin DDR3 SDRAM UDIMM.

IMM64M72D1SCS8AG (Die Revision D) 512MByte (64M x 72 Bit)

IMM64M64D1DVS8AG (Die Revision D) 512MByte (64M x 64 Bit)

DDR SDRAM RDIMM MT18VDDF6472D 512MB 1 MT18VDDF12872D 1GB

DDR SDRAM VLP RDIMM MT18VDVF GB

DDR SDRAM RDIMM. MT18VDDF MB 1 MT18VDDF GB For component data sheets, refer to Micron s Web site:

Data Rate (MT/s) CL = 3 CL = 2.5 CL = 2-40B PC PC

1.35V DDR3L SDRAM UDIMM

APPROVAL SHEET. Apacer Technology Inc. Apacer Technology Inc. CUSTOMER: 研華股份有限公司 APPROVED NO. : T0026 PCB PART NO. :

256MB, 512MB, 1GB: (x64, SR) 200-Pin DDR2 SDRAM SODIMM Features. 200-pin SODIMM (MO-224 R/C B )

(UDIMM) MT9HTF3272A 256MB MT9HTF6472A 512MB MT9HTF12872A 1GB

DDR SDRAM RDIMM. MT9VDDT MB 1 MT9VDDT MB 2 MT9VDDT MB 2 For component data sheets, refer to Micron s Web site:

1.35V DDR3L SDRAM SODIMM

DDR3 SDRAM UDIMM MT18JSF25672AZ 2GB MT18JSF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, DR) 240-Pin DDR3 SDRAM UDIMM. Features

DDR3 SDRAM SODIMM MT8JTF12864HY 1GB MT8JTF25664HY 2GB

2GB DDR3 SDRAM 72bit SO-DIMM

ADQVD1B16. DDR2-800+(CL4) 240-Pin EPP U-DIMM 2GB (256M x 64-bits)

Micron Technology, Inc. reserves the right to change products or specifications without notice. jdf18c512_1gx72az.pdf - Rev.

4GB DDR3 SDRAM SO-DIMM

1.35V DDR3L-RS SDRAM SODIMM

TwinDie 1.35V DDR3L SDRAM

DDR3 SDRAM VLP UDIMM MT9JDF25672AZ 2GB MT9JDF51272AZ 4GB. Features. 2GB, 4GB (x72, ECC, SR) 240-Pin DDR3 VLP UDIMM. Features

t RP Clock Frequency (max.) MHz

1.35V DDR3L SDRAM SODIMM

1.35V DDR3 SDRAM SODIMM

EDW4032BABG 8 Meg x 32 I/O x 16 banks, 16 Meg x 16 I/O x 16 banks. Options 1. Note:

1GB, 2GB, 4GB (x72, SR) 240-Pin DDR2 SDRAM VLP RDIMM Features

Technical Note Using Micron Asynchronous PSRAM with the NXP LPC2292 and LPC2294 Microcontrollers

VDIC SYNCHRONOUS DYNAMIC RAM VD1D2G32XS86XX2T7B USER MANUAL

M2U1G64DS8HB1G and M2Y1G64DS8HB1G are unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Unbuffered Dual In-Line

VDIC SYNCHRONOUS DYNAMIC RAM VD1D1G16XS66XX1T7B USER MANUAL

VDIC SYNCHRONOUS DYNAMIC RAM VD1D8G08XS66XX8T7B-Ⅱ USER MANUAL. Version :A5

1.35V DDR3L SDRAM UDIMM

1.35V DDR3L SDRAM UDIMM

DDR3 SDRAM Mini-RDIMM

1.35V DDR3L SDRAM SODIMM

1.35V DDR3L SDRAM LRDIMM

512 Mbit (x16, Multiple Bank, Multi-Level, Burst) Flash Memory 128 Mbit Low Power SDRAM, 1.8V Supply, Multi-Chip Package. Rev. 1 November /26

Memory Device Evolution

D G28RA 128M x 64 HIGH PERFORMANCE PC UNBUFFERED DDR3 SDRAM SODIMM

SC64G1A08. DDR3-1600F(CL7) 240-Pin XMP(ver 2.0) U-DIMM 1GB (128M x 64-bits)

Transcription:

Mobile LPDDR (only) 152-Ball Package-on-Package (PoP) TI-OMAP MT6HxxxMxxLxCG MT6HxxxMxxLxKZ 152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Features Features / = 1.70 1.95V Bidirectional data strobe per byte of data (DQS) Internal, pipelined double data rate (DDR) architecture; 2 data accesses per clock cycle Differential clock inputs ( and #) Commands entered on each positive edge DQS edge-aligned with data for READs; centeraligned with data for WRITEs internal banks for concurrent operation Data masks (DM) for masking write data one mask per byte Programmable burst lengths (BLs): 2,, 8, or 16 1 Concurrent auto precharge option is supported Auto refresh and self refresh modes 1.8V LVCMOS-compatible inputs On-chip temperature sensor to control self refresh rate Partial-array self refresh (PASR) Deep power-down (DPD) STATUS REGISTER READ (SRR) supported 2 Selectable output drive strength (DS) Clock stop capability 6ms refresh Options / 1.8V/1.8V H Configuration 128 Meg x (16 Meg x 16 x banks x ) 6 Meg x (8 Meg x x banks x 2) Meg x (8 Meg x x banks) 16 Meg x ( Meg x x banks) Device version Single die, standard addressing 2-die stack, standard addressing -die stack, standard addressing Plastic green package 152-ball VFBGA (1 x 1 x 1.0mm) 152-ball VFBGA (1 x 1 x 1.2mm) Timing cycle time 5ns @ CL = 3 5.ns @ CL = 3 6ns @ CL = 3 Operating temperature range Commercial (0 C to +70 C) Industrial ( 0 C to +85 C) Marking 128M 6M M 16M LF L2 L CG KZ -5-5 -6 None IT Notes: 1. BL 16: contact factory for availability. 2. Contact factory for remapped SRR output. Table 1: Configuration Addressing Architecture 128 Meg x 1 6 Meg x Meg x 16 Meg x Configuration 16 Meg x 16 x banks x die 8 Meg x x banks x 2 die 8 Meg x x banks Meg x x banks Refresh count 8K 8K 8K 8K Row addressing 16K (A[13:0]) 8K (A[12:0]) 8K (A[12:0]) 8K (A[12:0]) Column addressing 1K (A[9:0]) 1K (A[9:0]) 1K (A[9:0]) 512 (A[8:0]) Notes: 1. Quad die stack. Each CS configured with two x16 die connected in parallel to make up a -bitwide bus. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 1 2008 Micron Technology, Inc. All rights reserved.

Part Numbering Information 152-Ball PoP 152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Part Numbering Information 152-Ball PoP Micron 152-ball packaged LPDDR devices are available in several configurations. Figure 1: Marketing Part Number Example MT 6 H M LF CG -6 IT :A Micron Technology Product Family 6 = LPDDR-SDRAM Operating Voltage H = 1.8V/1.8V Configuration 128 Meg x 6 Meg x Meg x 16 Meg x Device Version LF = Single die, standard addressing L2 = 2-die stack, standard addressing L = Quad die, standard addressing Design Revision :A = First generation :B = Second generation Operating Temperature Blank = Commercial (0 C to +70 C) IT = Industrial ( 0 C to +85 C) Cycle Time -5 = 5ns t CL = 3-5 = 5.ns t CL = 3-6 = 6ns t CL = 3 Package Code CG = 152-ball (1 x 1 x 1.0mm) VFBGA KZ = 152-ball (1 x 1 x 1.2mm) VFBGA ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 2 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Device Marking Table 2: 152-Ball Production Marketing Part Numbers Part Numbers LPDDR Product Physical Part Marking MT6H16MLFCG-5:B 512Mb DDR, x, 200 MHz D9KTK MT6H16MLFCG-5 IT:B 512Mb DDR, x, 200 MHz D9KTL MT6H16MLFCG-5:B 512Mb DDR, x, 185 MHz D9KTM MT6H16MLFCG-5 IT:B 512Mb DDR, x, 185 MHz D9KTN MT6H16MLFCG-6:B 512Mb DDR, x, 166 MHz D9KGX MT6H16MLFCG-6 IT:B 512Mb DDR, x, 166 MHz D9KGZ MT6HMLFCG-5:A 1Gb DDR, x, 200 MHz D9KTP MT6HMLFCG-5 IT:A 1Gb DDR, x, 200 MHz D9KLD MT6HMLFCG-5:A 1Gb DDR, x, 185 MHz D9KTQ MT6HMLFCG-5 IT:A 1Gb DDR, x, 185 MHz D9KTR MT6HMLFCG-6:A 1Gb DDR, x, 166 MHz D9KHL MT6HMLFCG-6 IT:A 1Gb DDR, x, 166 MHz D9JZJ MT6H6ML2CG-5:A 2 x 1Gb DDR, x, 200 MHz D9KTS MT6H6ML2CG-5 IT:A 2 x 1Gb DDR, x, 200 MHz D9KLF MT6H6ML2CG-5:A 2 x 1Gb DDR, x, 185 MHz D9KTV MT6H6ML2CG-5 IT:A 2 x 1Gb DDR, x, 185 MHz D9KTW MT6H6ML2CG-6:A 2 x 1Gb DDR, x, 166 MHz D9KJV MT6H6ML2CG-6 IT:A 2 x 1Gb DDR, x, 166 MHz D9KFJ MT6H128MLKZ-6 IT ES:A 1Gb DDR, x, 166 MHz Z9KZL Device Marking Due to the size of the package, the Micron-standard part number is not printed on the top of the device. Instead, an abbreviated device mark consisting of a 5-digit alphanumeric code is used. The abbreviated device marks are cross-referenced to the Micron part numbers at the FBGA Part Marking Decoder site: www.micron.com/decoder. To view the location of the abbreviated mark on the device, refer to customer service note CSN-11, Product Mark/Label, at www.micron.com/csn. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 3 2008 Micron Technology, Inc. All rights reserved.

General Description 152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) General Description Micron 152-ball packaged Mobile Low-Power DDR SDRAM (LPDDR) devices contain either 1Gb LPDDR or 512Mb LPDDR die. The 1Gb LPDDR die is a high-speed CMOS, dynamic random-access memory containing 1,073,71,82 bits. It is internally configured as a quad-bank DRAM. Each of the x s 268,35,56-bit banks is organized as 8192 rows by 102 columns by bits. The 512Mb LPDDR die is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM. Each of the x s 13,217,728-bit banks is organized as 8192 rows by 512 columns by bits. Figure 2: Functional Block Diagram E # CS# WE# CAS# RAS# Command decode Control logic Refresh counter Bank 3 Bank 1 Bank 2 Standard mode register Extended mode register Rowaddress MUX Bank 0 rowaddress latch and decoder Bank 0 memory array Data Sense amplifiers 6 Read latch MUX DRVRS Address, BA0, BA1 Address register 2 2 Bank control logic Columnaddress counter/ latch I/O gating DM mask logic Column decoder 6 6 Write FIFO and drivers out in COL 0 Mask Data 8 6 COL 0 DQS generator Input registers DQS RCVRS DQ0 DQ31 DQS0, DQS1, DQS2, DQS3 DM0, DM1, DM2, DM3 1 ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 2008 Micron Technology, Inc. All rights reserved.

Ball Assignments and Descriptions 152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Ball Assignments and Descriptions Figure 3: 152-Ball VFBGA Ball Assignments 1 2 3 5 6 7 8 9 10 11 12 13 1 15 16 17 18 19 20 21 A DM1 DQ13 DQ15 Q DQ10 DQ12 DQ16 DQ19 DM2 DQ21 DQ20 DM3 DQS3 A B DQ6 DQ7 DQ9 DQ1 DQS1 DQ11 DQ8 DQ17 DQ18 # Q DQS2 DQ23 DQ22 DQ28 B C Q DQS0 DQ2 DQ26 C D DQ3 DQ5 DQ25 DQ29 D E DQ0 DQ1 DQ27 DQ31 E F Q Q F G DQ DQ2 A0 DQ30 G H DM0 H J A2 A3 J K A1 A9 K L Q L M A7 A6 M N 1 A8 A11 N P P R A5 A12 R T 1 CS1# CS0# T U CAS# A U V BA1 RAS# V W Q W Y DNU 1 RFU E1 E0 A10 WE# Q DNU Y AA 1 TQ A13 Q BA0 AA 1 2 3 5 6 7 8 9 10 11 12 13 1 15 16 17 18 19 20 21 Top View Ball Down LPDDR Supply Ground Notes: 1. Although not bonded to the die, these pins may be connected on the package substrate. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 5 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Ball Assignments and Descriptions Table 3: Ball Assignments Symbol Type Description A[13:0] Input Address inputs: Specify the row or column address. Also used to load the mode registers. The maximum address is determined by density and configuration. Consult the LPDDR product data sheet for the maximum address for a given density and configuration. Unused address pins become RFU. 1 BA0, BA1 Input Bank address inputs: Specify one of the banks. CAS# Input Column select: Specifies the command to execute., # is the system clock. and # are differential clock inputs. All address and control signals are sampled and referenced on the crossing of the rising edge of with the falling edge of #. E0, E1 Input Clock enable. E0 is used for a single LPDDR product. E1 is used for dual LPDDR products, and is considered RFU for single products. CS0#, CS1# Input Chip select: CS0# is used for a single LPDDR product. CS1# is used for dual LPDDR products, and is considered RFU for single products. DM[3:0] Input Data mask: Determines which bytes are written during WRITE operations. RAS# Input Row select: Specifies the command to execute. WE# Input Write enable: Specifies the command to execute. DQ[31:0] Input/ Data bus: Data inputs/outputs. output DQS[3:0] Input/ Data strobe: Coordinates read/write transfers of data; one DQS per DQ byte. output TQ Output Temperature sensor output: TQ HIGH when LPDDR T J exceeds 85 C. Supply : LPDDR power supply. Supply : LPDDR I/O power supply. Q Supply Q : LPDDR I/O ground. RFU 1 Reserved for future use. Notes: 1. Balls marked RFU may or may not be connected internally. These balls should not be used. Contact factory for details. Table : Non-Device-Specific Ball Assignments Symbol Type Description Supply : Shared ground. DNU Do not use: Must be grounded or left floating. No connect: Not internally connected. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 6 2008 Micron Technology, Inc. All rights reserved.

Electrical Specifications 152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Electrical Specifications Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Table 5: Absolute Maximum Ratings Note 1 applies to all parameters in this table. Parameters/Conditions Symbol Min Max Unit, Supply voltage relative to, 1.0 2. V Voltage on any pin relative to V IN 0.5 2. or ( + 0.3V), V whichever is less Storage temperature range 55 +150 C Notes: 1. and must be within 300mV of each other at all times. must not exceed. Table 6: Recommended Operating Conditions Parameters Symbol Min Typ Max Unit Supply voltage 1.70 1.80 1.95 V I/O supply voltage 1.70 1.80 1.95 V Operating temperature range Commercial 0 +70 C Industrial -0 +85 C ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 7 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Device Diagrams Device Diagrams Figure : 152-Ball VFBGA Functional Block Diagram (non-quad Die) CS# # E RAS# CAS# WE# Address, BA0, BA1 LPDDR DM DQ DQS TQ Q ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 8 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Device Diagrams Figure 5: 152-Ball VFBGA Functional Block Diagram, Quad Die CS0# # E0 RAS# CAS# WE# Address, BA0, BA1 Two x16 LPDDR in parallel DM DQ DQS TQ Q CS1# # E1 RAS# CAS# WE# Address, BA0, BA1 Two x16 LPDDR in parallel DM DQ DQS TQ Q ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 9 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Package Dimensions Package Dimensions Figure 6: 152-Ball VFBGA Package, 1.0mm (Package Code: CG) Seating plane 0.1 A A 0.6 ±0.1 152X Ø0.6 Solder ball material: SAC105. Dimensions apply to solder balls postreflow on Ø0.35 SMD ball pads. Ball A1 ID 13 CTR L 1 ±0.1 0.65 TYP 21 20 19 18 17 16 15 1 13 12 11 10 9 8 7 6 5 3 2 1 A B C D E F G H J K M N P R T U V W Y AA Ball A1 ID 0.65 TYP 1.0 MAX 13 CTR 0.35 MIN 1 ±0.1 Notes: 1. All dimensions are in millimeters. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 10 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Package Dimensions Figure 7: 152-Ball VFBGA Package, 1.2mm (Package Code: KZ) Seating plane 0.1 A A 0.78 ±0.1 152X Ø0.6 Solder ball material: SAC105. Dimensions apply to solder balls postreflow on Ø0.35 SMD ball pads. 1 ±0.1 13 CTR 0.65 TYP 1 ±0.1 Ball A1 ID 21 20 19 18 17 16 15 1 13 12 11 10 9 8 7 6 5 3 2 1 A B C D E F G H J K L M N P R T U V W Y AA Ball A1 ID 13 CTR 0.65 TYP 1.2 MAX 0.35 MIN Notes: 1. All dimensions are in millimeters. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-9-992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 11 2008 Micron Technology, Inc. All rights reserved.

152-Ball x Mobile LPDDR (only) PoP (TI-OMAP) Revision History Revision History Rev. E, Production.................................................................................... 6/09 Table 3, Ball Assignments, on page 6: Deleted ball numbers. Table, Non-Device-Specific Ball Assignments, on page 6: Deleted ball numbers. Table 5, Absolute Maximum Ratings, on page 7: Added note. Table 6, Recommended Operating Conditions, on page 7: Updated symbol for I/O supply voltage. Rev. D, Preliminary................................................................................... 1/09 Added Gb option and updated these items to reflect the addition: MT6HxxxMxxLxKZ on page 1 Options on page 1 Table 1, Configuration Addressing, on page 1, including note 1 Table 2, 152-Ball Production Marketing Part Numbers, on page 3, part number Figure 1: Marketing Part Number Example, on page 2 Figure 3: 152-Ball VFBGA Ball Assignments, on page 5 Table, Non-Device-Specific Ball Assignments, on page 6 Added Figure 5: 152-Ball VFBGA Functional Block Diagram, Quad Die, on page 9 Added Figure 7: 152-Ball VFBGA Package, 1.2mm (Package Code: KZ), on page 11. Removed references to reduced-page-size devices. Figure : 152-Ball VFBGA Functional Block Diagram (non-quad Die), on page 8: Added parenthetic comment to title. Figure 6: 152-Ball VFBGA Package, 1.0mm (Package Code: CG), on page 10 and Figure 7: 152-Ball VFBGA Package, 1.2mm (Package Code: KZ), on page 11: Added package codes to figure titles. Rev. C, Preliminary..................................................................................11/08 Updated template and standards. Added Table 2, 152-Ball Production Marketing Part Numbers, on page 3. Rev. B, Preliminary................................................................................... 5/08 Added reduced page-size options (LA and LG) to Table 1, Configuration Addressing, on page 1; Figure 1: Marketing Part Number Example, on page 2; General Description on page. Rev. A, Preliminary................................................................................... /08 Initial release. ddr_mobile_sdram_only_152b_omap_pop.fm - Rev. E 06/09 EN 12 2008 Micron Technology, Inc. All rights reserved.