Lecture 13: SRAM. Slides courtesy of Deming Chen. Slides based on the initial set from David Harris. 4th Ed.

Similar documents
Introduction to CMOS VLSI Design Lecture 13: SRAM

SRAM. Introduction. Digital IC

Digital Integrated Circuits Lecture 13: SRAM

Lecture 11 SRAM Zhuo Feng. Z. Feng MTU EE4800 CMOS Digital IC Design & Analysis 2010

Memory. Outline. ECEN454 Digital Integrated Circuit Design. Memory Arrays. SRAM Architecture DRAM. Serial Access Memories ROM

Introduction to SRAM. Jasur Hanbaba

+1 (479)

CENG 4480 L09 Memory 2

CHAPTER 8. Array Subsystems. VLSI Design. Chih-Cheng Hsieh

ESE370: Circuit-Level Modeling, Design, and Optimization for Digital Systems

! Memory. " RAM Memory. " Serial Access Memories. ! Cell size accounts for most of memory array size. ! 6T SRAM Cell. " Used in most commercial chips

Memory Arrays. Array Architecture. Chapter 16 Memory Circuits and Chapter 12 Array Subsystems from CMOS VLSI Design by Weste and Harris, 4 th Edition

! Serial Access Memories. ! Multiported SRAM ! 5T SRAM ! DRAM. ! Shift registers store and delay data. ! Simple design: cascade of registers

Semiconductor Memory Classification

Semiconductor Memory Classification. Today. ESE 570: Digital Integrated Circuits and VLSI Fundamentals. CPU Memory Hierarchy.

Based on slides/material by. Topic 7-4. Memory and Array Circuits. Outline. Semiconductor Memory Classification

Introduction to CMOS VLSI Design. Semiconductor Memory Harris and Weste, Chapter October 2018

! Memory Overview. ! ROM Memories. ! RAM Memory " SRAM " DRAM. ! This is done because we can build. " large, slow memories OR

Very Large Scale Integration (VLSI)

CENG 4480 L09 Memory 3

CHAPTER 12 ARRAY SUBSYSTEMS [ ] MANJARI S. KULKARNI

Lecture 11: MOS Memory

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

MEMORIES. Memories. EEC 116, B. Baas 3

Integrated Circuits & Systems

! Memory. " Periphery. " Serial Access Memories. ! Design Methodologies. " Hierarchy, Modularity, Regularity, Locality. ! Implementation Methodologies

Digital Integrated Circuits (83-313) Lecture 7: SRAM. Semester B, Lecturer: Dr. Adam Teman Itamar Levi, Robert Giterman.

Memories. Design of Digital Circuits 2017 Srdjan Capkun Onur Mutlu.

Chapter 3 Semiconductor Memories. Jin-Fu Li Department of Electrical Engineering National Central University Jungli, Taiwan

Memory Design I. Array-Structured Memory Architecture. Professor Chris H. Kim. Dept. of ECE.

CMPEN 411 VLSI Digital Circuits Spring Lecture 22: Memery, ROM

CS250 VLSI Systems Design Lecture 9: Memory

Memory in Digital Systems

Sense Amplifiers 6 T Cell. M PC is the precharge transistor whose purpose is to force the latch to operate at the unstable point.

Introduction to Semiconductor Memory Dr. Lynn Fuller Webpage:

Memory Classification revisited. Slide 3

ECE 485/585 Microprocessor System Design

Lecture 20: CAMs, ROMs, PLAs

Memory Design I. Semiconductor Memory Classification. Read-Write Memories (RWM) Memory Scaling Trend. Memory Scaling Trend

Lecture 14: CAMs, ROMs, and PLAs

Memory in Digital Systems

Magnetic core memory (1951) cm 2 ( bit)

ECEN 449 Microprocessor System Design. Memories. Texas A&M University

Column decoder using PTL for memory

ECEN 449 Microprocessor System Design. Memories

Stability and Static Noise Margin Analysis of Static Random Access Memory

CSEE 3827: Fundamentals of Computer Systems. Storage

ELCT 912: Advanced Embedded Systems

Memory and Programmable Logic

Internal Memory. Computer Architecture. Outline. Memory Hierarchy. Semiconductor Memory Types. Copyright 2000 N. AYDIN. All rights reserved.

FPGA Programming Technology

Memory in Digital Systems

ECE321 Electronics I

PROGRAMMABLE MODULES SPECIFICATION OF PROGRAMMABLE COMBINATIONAL AND SEQUENTIAL MODULES

CMOS Logic Circuit Design Link( リンク ): センター教官講義ノートの下 CMOS 論理回路設計

Embedded Systems Design: A Unified Hardware/Software Introduction. Outline. Chapter 5 Memory. Introduction. Memory: basic concepts

Embedded Systems Design: A Unified Hardware/Software Introduction. Chapter 5 Memory. Outline. Introduction

A 65nm LEVEL-1 CACHE FOR MOBILE APPLICATIONS

The Memory Hierarchy. Daniel Sanchez Computer Science & Artificial Intelligence Lab M.I.T. April 3, 2018 L13-1

Chapter 5 Internal Memory

CS 152 Computer Architecture and Engineering

Spiral 2-9. Tri-State Gates Memories DMA

THE latest generation of microprocessors uses a combination

Review: Timing. EECS Components and Design Techniques for Digital Systems. Lec 13 Storage: Regs, SRAM, ROM. Outline.

Topics. ! PLAs.! Memories: ! Datapaths.! Floor Planning ! ROM;! SRAM;! DRAM. Modern VLSI Design 2e: Chapter 6. Copyright 1994, 1998 Prentice Hall

3. Implementing Logic in CMOS

EE577b. Register File. By Joong-Seok Moon

EECS150 - Digital Design Lecture 16 Memory 1

CS311 Lecture 21: SRAM/DRAM/FLASH

Cell-phone ASIC complexity and cost

M2 Outline. Memory Hierarchy Cache Blocking Cache Aware Programming SRAM, DRAM Virtual Memory Virtual Machines Non-volatile Memory, Persistent NVM

COMP3221: Microprocessors and. and Embedded Systems. Overview. Lecture 23: Memory Systems (I)

EE141-Fall 2007 Digital Integrated Circuits. ROM and Flash. Announcements. Read-Only Memory Cells. Class Material. Semiconductor Memory Classification

Learning Outcomes. Spiral 2-9. Typical Logic Gate TRI-STATE GATES

Outline. Field Programmable Gate Arrays. Programming Technologies Architectures. Programming Interfaces. Historical perspective

Unit 7: Memory. Dynamic shift register: Circuit diagram: Refer to unit 4(ch 6.5.4)

Lecture-14 (Memory Hierarchy) CS422-Spring

Memory Technology. (ROM) (Nonvolatile) (Nonvolatile) SerialInIn (SIPO) Erasable Erasable. Erasable Erasable Programmable

The Memory Hierarchy 1

CS152 Computer Architecture and Engineering Lecture 16: Memory System

Prototype of SRAM by Sergey Kononov, et al.

Silicon Memories. Why store things in silicon? It s fast!!! Compatible with logic devices (mostly)

UNIT V (PROGRAMMABLE LOGIC DEVICES)

Design of Low Power Wide Gates used in Register File and Tag Comparator

Computer Organization. 8th Edition. Chapter 5 Internal Memory

Memory and Programmable Logic

ECE 2300 Digital Logic & Computer Organization

CS 320 February 2, 2018 Ch 5 Memory

Design and Simulation of Low Power 6TSRAM and Control its Leakage Current Using Sleepy Keeper Approach in different Topology

The Memory Hierarchy Part I

Concept of Memory. The memory of computer is broadly categories into two categories:

ENEE 759H, Spring 2005 Memory Systems: Architecture and

Module 6 : Semiconductor Memories Lecture 30 : SRAM and DRAM Peripherals

Principles of Digital Techniques PDT (17320) Assignment No State advantages of digital system over analog system.

Address connections Data connections Selection connections

A Comparative Study of Power Efficient SRAM Designs

Slide Set 10. for ENEL 353 Fall Steve Norman, PhD, PEng. Electrical & Computer Engineering Schulich School of Engineering University of Calgary

EECS150 - Digital Design Lecture 17 Memory 2

Design and Analysis of 32 bit SRAM architecture in 90nm CMOS Technology

The Memory Hierarchy. Silvina Hanono Wachman Computer Science & Artificial Intelligence Lab M.I.T.

Transcription:

Lecture 13: SRAM Slides courtesy of Deming Chen Slides based on the initial set from David Harris CMOS VLSI Design

Outline Memory Arrays SRAM Architecture SRAM Cell Decoders Column Circuitry Multiple Ports Serial Access Memories Readings: Chapter 12.1-12.2.5 and 12.5 2

Memory Arrays Memory Arrays Random Access Memory Serial Access Memory Content Addressable Memory (CAM) Read/Write Memory (RAM) (Volatile) Read Only Memory (ROM) (Nonvolatile) Shift Registers Queues Static RAM (SRAM) Dynamic RAM (DRAM) Serial In Parallel Out (SIPO) Parallel In Serial Out (PISO) First In First Out (FIFO) Last In First Out (LIFO) Mask ROM Programmable ROM (PROM) Erasable Programmable ROM (EPROM) Electrically Erasable Programmable ROM (EEPROM) Flash ROM 3

Array Architecture 2 n words of 2 m bits each If n >> m, fold by 2 k into fewer rows of more columns Good regularity easy to design Very high density if good cells are used 4

12T SRAM Cell Basic building block: SRAM Cell Holds one bit of information, like a latch Must be read and written 12-transistor (12T) SRAM cell Use a simple latch connected to bitline 46 x 75 l unit cell bit write write_b read read_b 5

6T SRAM Cell Cell size accounts for most of array size Reduce cell size at expense of complexity 6T SRAM Cell Used in most commercial chips Data stored in cross-coupled inverters Read: bit Precharge bit, bit_b word Raise wordline Write: Drive data onto bit, bit_b Raise wordline bit_b 6

SRAM Read Precharge both bitlines high Then turn on wordline One of the two bitlines will be pulled down by the cell Ex: A = 0, A_b = 1 bit discharges, bit_b stays high But A bumps up slightly Read stability A must not flip N1 >> N2 bit bit_b word P1 P2 N2 N4 A A_b N1 N3 A_b bit_b 1.5 1.0 word bit 0.5 A 0.0 0 100 200 300 400 500 600 time (ps) 7

SRAM Write Drive one bitline high, the other low Then turn on wordline Bitlines overpower cell with new value Ex: A = 0, A_b = 1, bit = 1, bit_b = 0 Force A_b low, then A rises high Writability Must overpower feedback inverter word 1.5 bit N2 A A_b P1 N1 A P2 N3 A_b bit_b N4 N2 >> P1 1.0 bit_b 0.5 word 0.0 0 100 200 300 400 500 600 700 time (ps) 8

SRAM Sizing High bitlines must not overpower inverters during reads But low bitlines must write new value into cell bit bit_b word med weak med A strong A_b 9

bit_b_v1f bit_v1f bit_b_v1f bit_v1f SRAM Column Example Read Write Bitline Conditioning Bitline Conditioning 2 2 word_q1 More Cells word_q1 More Cells SRAM Cell SRAM Cell H H write_q1 1 out_b_v1r out_v1r data_s1 2 word_q1 bit_v1f out_v1r 10

SRAM Layout Cell size is critical: 26 x 45 l (even smaller in industry) Tile cells sharing V DD, GND, bitline contacts GND BIT BIT_B GND VDD WORD Cell boundary 11

Thin Cell In nanometer CMOS Avoid bends in polysilicon and diffusion Orient all transistors in one direction Lithographically friendly or thin cell layout fixes this Also reduces length and capacitance of bitlines 12

Commercial SRAMs Five generations of Intel SRAM cell micrographs Transition to thin cell at 65 nm Steady scaling of cell area 13

Decoders n:2 n decoder consists of 2 n n-input AND gates One needed for each row of memory Build AND from NAND or NOR gates Static CMOS A1 A0 A1 Pseudo-nMOS A0 word0 word1 word2 A1 A0 1 1 1 1 8 4 word word0 word1 word2 1/2 A0 A1 1 1 4 2 16 word 8 word3 word3 14

Decoder Layout Decoders must be pitch-matched to SRAM cell Requires very skinny gates A3 A3 A2 A2 A1 A1 A0 A0 VDD word GND NAND gate buffer inverter 15

Large Decoders For n > 4, NAND gates become slow Break large gates into multiple smaller gates A3 A2 A1 A0 word0 word1 word2 word3 word15 16

Predecoding Many of these gates are redundant Factor out common gates into predecoder Saves area Same path effort A3 A2 A1 A0 predecoders 1 of 4 hot predecoded lines word0 word1 word2 word3 word15 17

Column Circuitry Some circuitry is required for each column Bitline conditioning Sense amplifiers Column multiplexing 18

Bitline Conditioning Precharge bitlines high before reads bit bit_b Equalize bitlines to minimize voltage difference when using sense amplifiers bit bit_b 19

Sense Amplifiers Bitlines have many cells attached Ex: 32-kbit SRAM has 128 rows x 256 cols 128 cells on each bitline t pd (C/I) DV Even with shared diffusion contacts, 64C of diffusion capacitance (big C) Discharged slowly through small transistors (small I) Sense amplifiers are triggered on small voltage swing (reduce DV) 20

Differential Pair Amp Differential pair requires no clock But always dissipates static power sense_b bit P1 N1 N2 P2 sense bit_b N3 21

Clocked Sense Amp Clocked sense amp saves power Requires sense_clk after enough bitline swing Isolation transistors cut off large bitline capacitance bit bit_b sense_clk isolation transistors regenerative feedback sense sense_b 22

Twisted Bitlines Sense amplifiers also amplify noise Coupling noise is severe in modern processes Try to couple equally onto bit and bit_b Done by twisting bitlines b0 b0_b b1 b1_b b2 b2_b b3 b3_b 23

Column Multiplexing Recall that array may be folded for good aspect ratio Ex: 2 kword x 16 folded into 256 rows x 128 columns Must select 16 output bits from the 128 columns Requires 16 8:1 column multiplexers 24

Tree Decoder Mux Column mux can use pass transistors Use nmos only, precharge outputs One design is to use k series transistors for 2 k :1 mux No external decoder logic needed A0 A0 B0 B1 B2 B3 B4 B5 B6 B7 B0 B1 B2 B3 B4 B5 B6 B7 A1 A1 A2 A2 Y to sense amps and write circuits Y 25

Single Pass-Gate Mux Or eliminate series transistors with separate decoder A1 A0 B0 B1 B2 B3 Y 26

Multiple Ports We have considered single-ported SRAM One read or one write on each cycle Multiported SRAM are needed for register files Examples: Multicycle MIPS must read two sources or write a result on some cycles Pipelined MIPS must read two sources and write a third result each cycle Superscalar MIPS must read and write many sources and results each cycle 27

Dual-Ported SRAM Simple dual-ported SRAM Two independent single-ended reads Or one differential write worda wordb bit bit_b Do two reads and one write by time multiplexing Read during ph1, write during ph2 28

Multi-Ported SRAM Adding more access transistors hurts read stability Multiported SRAM isolates reads from state node Single-ended bitlines save area 29

Large SRAMs Large SRAMs are split into subarrays for speed Ex: UltraSparc 512KB cache 4 128 KB subarrays Each have 16 8KB banks 256 rows x 256 cols / bank 60% subarray area efficiency Also space for tags & control [Shin05] 30

Serial Access Memories Serial access memories do not use an address Shift Registers Tapped Delay Lines Serial In Parallel Out (SIPO) Parallel In Serial Out (PISO) Queues (FIFO, LIFO) 31

Shift Register Shift registers store and delay data Simple design: cascade of registers Watch your hold times! clk Din 8 Dout 32

counter counter Denser Shift Registers Flip-flops aren t very area-efficient For large shift registers, keep data in SRAM instead Move read/write pointers to RAM rather than data Initialize read address to first entry, write to last Increment address on each cycle Din clk 00...00 11...11 readaddr writeaddr dual-ported SRAM reset Dout 33

SR1 SR2 SR4 SR8 SR16 SR32 Tapped Delay Line A tapped delay line is a shift register with a programmable number of stages Set number of stages with delay controls to mux Ex: 0 63 stages of delay clk Din Dout delay5 delay4 delay3 delay2 delay1 delay0 34

Serial In Parallel Out 1-bit shift register reads in serial data After N steps, presents N-bit parallel output clk Sin P0 P1 P2 P3 35

Parallel In Serial Out Load all N bits in parallel when shift = 0 Then shift one bit out per cycle shift/load clk P0 P1 P2 P3 Sout 36

Queues Queues allow data to be read and written at different rates. Read and write each use their own clock, data Queue indicates whether it is full or empty Build with SRAM and read/write counters (pointers) WriteClk WriteData FULL Queue ReadClk ReadData EMPTY 37

FIFO, LIFO Queues First In First Out (FIFO) Initialize read and write pointers to first element Queue is EMPTY On write, increment write pointer If write almost catches read, Queue is FULL On read, increment read pointer Last In First Out (LIFO) Also called a stack Use a single stack pointer for read and write 38

Summary SRAM design Digital part and analog part Logic, layout and sizing Shift registers and others Next lecture CAMs, ROMs and PLAs Readings: 12.4-12.7 39