PI6C GHz 1:4 LVPECL Fanout Buffer with Internal Termination GND Q0+ Q0- REF_IN+ V TH V REF-AC REF_IN- Q1+ Q1- Q2+ Q2- Q3+ Q3- VDD.

Similar documents
PI6C GND REF_IN+ V TH V REF-AC REF_IN- Q0+ Q0- Q1+ Q1- VDD. 6 GHz / 12 Gbps Clock / Data Fanout Buffer with Internal Termination.

PI6LC48L0201A 2-Output LVDS Networking Clock Generator

PI6C557-01BQ. PCIe 3.0 Clock Generator with 1 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TQFN) Block Diagram

PI6C Low Power Networking Clock Generator. Description. Features. Block Diagram. 100MHz PCI-Express 0 100MHz PCI-Express 1 100MHz PCI-Express 2

Features. Applications

ICS8543I. Features. General Description. Pin Assignment. Block Diagram LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-LVDS FANOUT BUFFER

Features. Applications

Low Skew, 1-to-16 Differential-to-LVDS Clock Distribution Chip

Features. Applications

OBSOLETE PI6C Low Power Networking Clock Generator. Description. Features. Block Diagram

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Features

PI6C49S1510 Rev J

PI6CEQ PCIe Gen2 / Gen3 Buffer. Features. Description. Applications. Block Diagram. Pin Configuration (20-Pin TSSOP & 20-Pin QSOP)

BLOCK DIAGRAM PIN ASSIGNMENT I Data Sheet. Low Skew, 1-to-9 Differential-to-HSTL Fanout Buffer ICS852911I

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Description. Features. Block Diagram DATASHEET

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

Low Skew, 1-to-8, Differential-to-LVDS Clock

3.3V, 3.2Gbps DIFFERENTIAL 4:1 LVDS MULTIPLEXER with INTERNAL INPUT TERMINATION

2.5V, 3.2Gbps, DIFFERENTIAL 4:1 LVDS MULTIPLEXER WITH INTERNAL INPUT TERMINATION

BLOCK DIAGRAM PIN ASSIGNMENT ICS LOW SKEW, DUAL, 1-TO-5 DIFFERENTIAL- TO-LVDS FANOUT BUFFER PRELIMINARY ICS854210

3.3V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER FANOUT BUFFER W/ INTERNAL TERMINATION

Features. Applications

PI2PCIE2214. PCI Express 2.0, 1-lane, 4:1 Mux/DeMux Switch. Features. Description. Application. Pin Description. Block Diagram.

PCIe 3.0 Clock Generator with 4 HCSL Outputs. Description OE VDDXD S0 S1 S2 X1 X2 PD OE GNDXD IREF CLK0 CLK0 CLK1 CLK1 CLK2 CLK2 CLK3 CLK3

Low Skew, 1-to-9, Differential-to- HSTL Fanout Buffer PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

SY89645L. General Description. Features. Block Diagram. Applications. Markets. Precision Low Skew, 1-to-4 LVCMOS/LVTTL-to-LVDS Fanout Buffer

PI3PCIE V, PCI Express 1-lane, 2:1 Mux/DeMux Switch. Features. Description. Application. Pin Description (Top-side view) Truth Table

PCI EXPRESS Jitter Attenuator

ZL40218 Precision 1:8 LVDS Fanout Buffer

T1/E1 CLOCK MULTIPLIER. Features

SY89610L. General Description. Features. Applications MHz to 694MHz Jitter Attenuator and Low Phase Noise Frequency Synthesizer

Description. Features 2:1 DIFFERENTIAL-TO-LVDS MULTIPLEXER ICS85401 ICS Lead VFQFN 3mm x 3mm x 0.95mm package body K Package Top View

PCI Express Jitter Attenuator

ZL40223 Precision 2:8 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

Description OUT0 1 OUTA1 OUTA1 2 OUTA2 3 OUTA3 OUTA4 OUTB1 6 OUTB2 7 OUTB2 OUTB3 OUTB4. All trademarks are property of their respective owners.

PI3VDP411LS. Digital Video Level Shifter from AC Coupled Digital Video Input to a DVI/HDMI Transmitter. Features. Description

PCI EXPRESS Jitter Attenuator

1.8 V, 12-LVDS/24-CMOS Output, Low Power Clock Fanout Buffer ADCLK854

ICS548A-03 LOW SKEW CLOCK INVERTER AND DIVIDER. Description. Features. Block Diagram DATASHEET

SM General Description. Features. Block Diagram. ClockWorks TM 125MHz LVDS / 125 MHz HCSL Ultra-Low Jitter Frequency Synthesizer

PCI Express Jitter Attenuator

PI6C20400A. 1:4 Clock Driver for Intel PCIe Chipsets. Features. Description. Pin Configuration. Block Diagram

IC S8745B- 21. Description. Features. Pin Assignment. Block Diagram 1:1 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR

PI3HDMI231-A. 3:1 ActiveEye HDMI TM Switch with Electrical Idle Detect

CKSET V CC _VCO FIL SDO+ MAX3952 SCLKO+ SCLKO- PRBSEN LOCK GND TTL

SM Features. General Description. Typical Application MHz/312.5MHz and MHz/156.25MHz LVDS Clock Synthesizer.

Differential-to-LVDS Buffer/Divider with Internal Termination

VDD = V, TA = -40 C to +85 C, outputs terminated with 100 Ohms between Q and /Q.³

Features. Applications

PCI Express Jitter Attenuator

PI6C20800S. PCI Express 1:8 HCSL Clock Buffer. Features. Description. Pin Configuration. Block Diagram

PI6C :4 Clock Driver for Intel PCI Express Chipsets. Features. Description. Block Diagram. Pin Configuration

PI6C20800B. PCI Express 3.0 1:8 HCSL Clock Buffer. Features. Description. Pin Configuration (48-Pin TSSOP)

SM Features. General Description. Applications. Block Diagram

DATA SHEET. Features. General Description. Block Diagram

3.3V 1GHz PRECISION 1:22 LVDS FANOUT BUFFER/TRANSLATOR WITH 2:1 INPUT MUX

Dual 2:1, 1:2 Differential-to-LVDS Multiplexer ICS854S54I-02

Dual 2:1, 1:2 Differential-to-LVDS Multiplexer ICS854S54I-01

Low-Jitter Frequency Synthesizer with Selectable Input Reference MAX3673

ICS I. General Description. Features. Pin Assignment DIFFERENTIAL-TO-LVDS/0.7V DIFFERENTIAL PCI EXPRESS JITTER ATTENUATOR.

DS90LV804 4-Channel 800 Mbps LVDS Buffer/Repeater

Low Skew, 1-to-5, Differential-to-LVDS/LVPECL Fanout Buffer

Pin Configuration and Selector Guide appear at end of data sheet. Typical Operating Circuits

CARDINAL COMPONENTS, INC.

A product Line of Diodes Incorporated. Description OUT0 OUT0# OUT1 OUT1# OUT2 OUT2# OUT3 OUT3#

3.3V 1GHz DUAL 1:10 PRECISION LVDS FANOUT BUFFER/ TRANSLATOR WITH 2:1 INPUT MUX

TF10CP02 / TF10CP Gbps 2x2 LVDS Crosspoint Switches. Features. Description. Applications. Function Diagram. Ordering Information.

CAP+ CAP. Loop Filter

PI5USB1468 PI5USB1468A

FIN1102 LVDS 2 Port High Speed Repeater

Description. Application. Block Diagram

PART. *EP = Exposed pad. LVDS IN+ IN- PCB OR TWISTED PAIR. Maxim Integrated Products 1

Wireless Access Point Server/Storage DIFF1 DIFF2

CARDINAL COMPONENTS, INC.

Enhanced 1:2 VGA Mux with Monitor Detection and Priority Port Logic

XRD87L85 Low-Voltage CMOS 8-Bit High-Speed Analog-to-Digital Converter

FIN1101 LVDS Single Port High Speed Repeater

PI5USB66. USB Charge Controller IC for Single USB Port. Features. Description. Pin Configuration. Applications

PI5USB268. USB Host Charge Controller IC for Dual USB Ports. Features. Description. Pin Configuration, 20QE (Top View) Applications

MC Channel FPGA Bridge IC. for. MIPI D-PHY Systems and SLVS to LVDS Conversion PRELIMINARY DATASHEET. Version August 2014.

TF90LVDS047-6CG. Quad LVDS Line Driver with Flow-Through Pinout. Description. Features. Applications. Function Diagram. Ordering Information

1000 Base-T, ±15kV ESD Protection LAN Switches

Features. o HCSL, LVPECL, or LVDS o Mixed Outputs: LVPECL/HCSL/LVDS. o Ext. Industrial: -40 to 105 C o o. o 30% lower than competing devices

1000 Base-T, ±15kV ESD Protection LAN Switch

XRD8775 CMOS 8-Bit High Speed Analog-to-Digital Converter

1.8V to 3.3V LVCMOS High Performance Clock Buffer Family

2.5V Differential LVDS Clock Buffer ICS854110I

Frequency Generator for Pentium Based Systems

SY55854U. General Description. Features. Functional Block Diagram. Applications. 2 x 2 Protection Crosspoint Switch

1-to-8 Differential to Universal Output Clock Divider/Fanout Buffer

Features RX0+ RX0- RX1+ RX1- RX2+ RX2- RX3+ RX3- RCK+ RCK- PWRDWN

EVALUATION KIT AVAILABLE Low-Jitter, Wide Frequency Range, Programmable Clock Generator with 10 Outputs. S Inputs. S Outputs

Description. Block Diagram DDC_SCL DDC_SDA AUX+ AUX- TB_Rx_1(p) TB_Rx_1(n) CA_DET_Out. CA_DET_Out

PI6C182B. Precision 1-10 Clock Buffer. Features. Description. Diagram. Pin Configuration

CLEARCLOCK POWER OPTIMIZED 0.12ps 5x7mm XO

Features. V DD OE_MLVDS MLVDS nmlvds GND PLL_SEL. nc FBO_DIV MR OE0 OE1 OE2 GND

DM9051NP Layout Guide

ASNT8050-PQB GHz and GHz Programmable PLL with integrated VCOs

Rev 1.0. One-ch, Features. The. line outputt. removal of designed to. The. Capacitors. while reducing components. 6dB. for noise. The.

AOZ8900. Ultra-Low Capacitance TVS Diode Array PRELIMINARY. Features. General Description. Applications. Typical Application

Transcription:

Features ÎÎInput Clock Frequency up to 6 GHz Typical ÎÎ4 pairs of differential LVPECL outputs ÎÎLow additive jitter, < 0.05ps (max) ÎÎInput CLK accepts: LVPECL, LVDS, CML, SSTL input level ÎÎOutput to Output skew: <20ps ÎÎOperating Temperature: -40 o C to 85 o C ÎÎPower supply: 3.3V ±10% or 2.5V ±5% ÎÎPackaging (Pb-free & Green) ÎÎ16-pin TQFN available Description The PI6C5916004 is a high-performance low-skew 1-to-4 LVPECL fanout buffer. The CLK inputs accept LVPECL, LVDS, CML and SSTL signals. PI6C5916004 is ideal for clock distribution applications such as providing fanout for low noise Pericom oscillators. Block Diagram Pin Configuration VTH EN D LE Q Q0+ Q0- Q1+ Q1- Q2+ Q2- Q3+ Q3- Q1+ Q1- Q2+ Q2-1 2 3 4 16 15 14 13 12 11 10 9 5 6 7 8 V TH V REF-AC Q3+ Q3- EN Q0- Q0+ 1 PI6C5916004 Rev C 10/27/2014

Pin Description (1) Pin # Name Type Description 1, 2 Q1+, Q1- Output Differential output pair, LVPECL interface level. 3, 4 Q2+, Q2- Output Differential output pair, LVPECL interface level. 5, 6 Q3+, Q3- Output Differential output pair, LVPECL interface level. 7 V DD Power Core Power Supply 8 EN Input Synchronous Output Enable, with internal 25k-ohm pull-up resistor. Logic high selects enable, and logic low selects disable. 9 Input Differential IN negative input, AC and DC coupled 10 V REF-AC Output Reference Voltage: Biased to -1.4V. Used when AC coupling inputs 11 V TH Input Differential pair IN center-tap node. Tie to VREF-AC for AC coupled inputs. 12 Input Differential IN positive input, AC and DC coupled 13 Power Ground 14 V DD Power Core Power Supply 15, 16 Q0+, Q0- Output Differential output pair, LVPECL interface level. Functional Description EN Q+ Q- 0 1 1 0 1 1 0 1 1 0 X X 0 0 1 2 PI6C5916004 Rev D 07/05/2016

Maximum Ratings (Over operating free-air temperature range) Note: Storage Temperature... -65ºC to+155ºc Stresses greater than those listed under MAXIMUM Ambient Temperature with Power Applied...-40ºC to+85ºc RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device 3.3V Analog Supply Voltage... -0.5 to +4.6V at these or any other conditions above those indicated in ESD Protection (HBM)... 2000V the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. DC Characteristics Symbol Parameter Conditions Min Typ Max Units V DD Core Power Supply Voltage 3.0 3.6 V 2.375 2.625 V T A Ambient Temperature -40 85 o C I DD Core Power Supply Current No load, max V DD 1 ma R DIFF_IN Differential Input Resistance ( to ) 90 100 110 Ω V IH Input High Voltage 1.2 V DD -0.9 V V IL Input Low Voltage 0.4 V IH -0.1 V V IN Input Voltage Swing 0.1 1.7 V V DIFF_IN Differential Input Swing 0.2 V V REF-AC Output Reference Voltage V DD -1.5 V DD -1.3 V DD -1.15 V LVCMOS/LVTTL DC Characteristics (TA = -40 o C to +85 o C, V DD = 2.5V ±5% to 3.3V ±10%) Symbol Parameter Conditions Min Typ Max Units V IH Input High Voltage 2.0 V DD V IL Input Low Voltage 0 0.8 V I IH Input High Current -125 20 μa I IL Input Low Current -300 μa 3 PI6C5916004 Rev D 07/05/2016

LVPECL DC Characteristics (T A = -40 o C to +85 o C, V DD = 3.3V ±10%, 2.5V ±5% ) Symbol Parameter Conditions Min Typ Max Units V OH V OL Output High Voltage Output Low Voltage V DD = 3.3V ± 10% V DD -1.4 V DD -1.145 V DD -0.76 V V DD = 2.5V ± 5% V DD - 1.1 V DD -0.95 V DD -0.8 V V DD = 3.3V ± 10% V DD = 2.5V ± 5% V DD -2.1 V DD - 1.85 V DD -1.945 V DD -1.6 V V DD -1.6 V DD -1.4 V V OUT Output Voltage Swing 5 800 mv V DIFF_OUT Differential Output Voltage Swing 1100 1600 mv AC Characteristics (T A = -40 o C to +85 o C, V DD = 3.3V ±10%, 2.5V ±5%) Symbol Parameter Conditions Min Typ Max Units f max Output Frequency 6 GHz t pd Propagation Delay (1) 0 ps T sk Output-to-output Skew (2) 30 ps Device to Device skew 200 ps T s Setup time 240 ps T h Hold time 240 ps t r /t f Output Rise/Fall time 20% - 80% 20 80 ps t odc t j Notes: Output duty cycle Buffer additive jitter RMS 1. Measured from the differential input to the differential output crossing point f 2 GHz 48 52 % 2 GHz f < 6 GHz 45 55 % 156.25MHz with 12KHz to 20MHz integration range 10 fs 2. Defined as skew between outputs at the same supply voltage and with equal loads. Measured at the output differential crossing point Thermal Information Symbol Description Condition Θ JA Junction-to-ambient thermal resistance Still air 57.7 C/W Θ JC Junction-to-case thermal resistance 32.2 C/W 4 PI6C5916004 Rev D 07/05/2016

Phase Noise Plots Configuration Test Load Board Termination for LVPECL Outputs 5 PI6C5916004 Rev D 07/05/2016

Output Swing vs Frequency Propagation Delay vs Temperature 6 PI6C5916004 Rev D 07/05/2016

Application information Suggest for Unused Inputs and Outputs LVCMOS Input Control Pins It is suggested to add pull-up=4.7k and pull-down=1k for LVC- MOS pins even though they have internal pull-up/down but with much higher value (>=k) for higher design reliability. REF_IN=/ Input Pins They can be left floating if unused. For added reliability, connect 1kΩ to. Outputs All unused outputs are suggested to be left open and not connected to any trace. This can lower the IC power supply power. Power Decoupling & Routing Pin Decoupling As general design rule, each pin must have a 0.1uF decoupling capacitor. For better decoupling, 1uF can be used. Locating the decoupling capacitor on the component side has better decoupling filter result as shown in Fig. 1. 0.1uF 14 13 12 11 10 9 0.1uF Differential Clock Trace Routing Always route differential signals symmetrically, make sure there is enough keep-out space to the adjacent trace (>20mil.). In 156.25MHz XO drives IC example, it is better routing differential trace on component side as the following Fig. 2. 0.1uf 156.25M XO 1 1 Fig 2: IC routing for XO drive Keep out board vias 2 *100 is optional if IC has *100 Clock IC Device Clock timing is the most important component in PCB design, so its trace routing must be planned and routed as a first priority in manual routing. Some good practices are to use minimum vias (total trace vias count <4), use independent layers with good reference plane and keep other signal traces away from clock traces (>20mil.) etc. 3 4 5 6 Clock IC Device Fig 1: Placement of Decoupling caps 8 Decouple cap. on comp. side 7 PI6C5916004 Rev D 07/05/2016

LVPECL and LVDS Input Interface LVPECL and LVDS DC Input LVPECL and LVDS clock input to this IC is connected as shown in the Fig. 3. *1 *1 LVPECL Drive Fig 3: LVPECL/ LVDS Input LVPECL and LVDS AC Input LVPECL and LVDS AC drive to this clock IC requires the use of the VREF-AC output to recover the DC bias for the IC input as shown in Fig. 4 Fig 4: LVPECL/ LVDS AC Coupled Input CML AC-Coupled Input Zo =100 *1 removed for LVDS LVPECL Drive 0.01u *1 0.01u *1 *1 removed for LVDS Zo =100 VTH VREF-AC VTH 0.01uf VREF-AC Device IC CML AC-coupled drive requires a connection to VREF-AC as shown in Fig. 5. The CML DC drive is not recommended as different vendors have different CML DC voltage level. CML is mostly used in AC coupled drive configuration for data and clock signals. + - + - Device IC HCSL AC-Coupled Input It is suggested to use AC coupling to buffer PCIe HCSL 100MHz clock since its V_cm is relatively low at about 0.4V, as shown in Fig. 6. HCSL 33 33 PCIe Ref_CLK Fig 6: HCSL AC-Coupled Input Interface CMOS Clock DC Drive Input LVCMOS clock has voltage Voh levels such as 3.3V, 2.5V, 1.8V. CMOS drive requires a Vcm design at the input: Vcm= ½ (CMOS V) as shown in Fig. 7. Rs =22 ~33ohm typically. Ro Rs CMOS Driver 3.3V, 2.5V, 1.8V 0.01u 0.01u Zo Zo =100 Fig 7: CMOS DC Input Vcm Design VTH 0.01uf VREF-AC + - Device IC Rup Vcm 3.3V 0.1u Rdn Diff. Input Vcm design CMOS V Rup Rdn Vcm 3.3V 1k 1k 1.65V 2.5V 1k 610 1.25V 1.8V 1k 380 0.9V VTH VREF-AC 0.01u CML 0.01u Zo =100 VTH 0.01uf + - CML AC-Coupled VREF-AC Device IC Fig 5: CML AC-Coupled Input Interface 8 PI6C5916004 Rev D 07/05/2016

Device LVPECL Output Terminations LVPECL Output Popular Termination The most popular LVPECL termination is 1ohm pull-down bias and 100ohm across at RX side. Please consult ASIC datasheet if it already has 100ohm or equivalent internal termination. If so, do not connect external 100ohm across as shown in Fig. 8. This popular termination s advantage is that it does not allow any bias through from V DD. This prevents V DD system noise coupling onto clock trace. LVPECL Output AC Thevenin Termination LVPECL AC Thevenin terminations require a 1ohm pulldown before the AC coupling capacitor at the source as shown in Fig. 10. Note that pull-up/down resistor value is swapped compared to Fig. 9. This circuit is good for short trace (<5in.) application only. Fig. 10 LVPECL Output AC Thenvenin Termination Fig. 8 LVPECL Output Popular Termination LVPECL Output Thevenin Termination Fig. 9 shows LVPECL output Thevenin termination which is used for shorter trace drive (<5in.), but it takes V DD bias current and V DD noise can get onto clock trace. It also requires more component count. So it is seldom used today. LVPECL Output Drive HCSL Input Using the LVPECL output to drive a HCSL input can be done using a typical LVPECL AC Thenvenin termination scheme. Use pull-up/down 4/60ohm to generate Vcm=0.4V for the HCSL input clock. This termination is equivalent to Ohm load as shown in Fig. 11. Fig. 9 LVPECL Thevenin Output Termination Fig. 11 LVPECL Output Drive HCSL Termination 9 PI6C5916004 Rev D 07/05/2016

LVPECL Output V_swing Adjustment It is suggested to add another cross 100ohm at TX side to tune the LVPECL output V_swing without changing the optimal 1ohm pull-down bias in Fig. 12. This form of double termination can reduce the V_swing in ½ of the original at the RX side. By fine tuning the 100ohm resistor at the TX side with larger values like 1 to 200ohm, one can increase the V_swing by > 1/2 ratio. Device Thermal Calculation Fig. 13 shows the JEDEC thermal model in a 4-layer PCB. Fig. 13 JEDEC IC Thermal Model Fig. 12 LVPECL Output V_swing Adjustment Clock Jitter Definitions Total jitter= RJ + DJ Random Jitter (RJ) is unpredictable and unbounded timing noise that can fit in a Gaussian math distribution in RMS. RJ test values are directly related with how long or how many test samples are available. Deterministic Jitter (DJ) is timing jitter that is predictable and periodic in fixed interference frequency. Total Jitter (TJ) is the combination of random jitter and deterministic jitter:, where is a factor based on total test sample count. JEDEC std. specifies digital clock TJ in 10k random samples. Phase Jitter Phase noise is short-term random noise attached on the clock carrier and it is a function of the clock offset from the carrier, for example dbc/hz@10khz which is phase noise power in 1-Hz normalized bandwidth vs. the carrier power @10kHz offset. Integration of phase noise in plot over a given frequency band yields RMS phase jitter, for example, to specify phase jitter <=1ps at 12k to 20MHz offset band as SONET standard specification. PCIe Ref_CLK Jitter PCIe reference clock jitter specification requires testing via the PCI-SIG jitter tool, which is regulated by US PCI-SIG organization. The jitter tool has PCIe Serdes embedded filter to calculate the equivalent jitter that relates to data link eye closure. Direct peak-peak jitter or phase jitter test data, normally is higher than jitter measure using PCI-SIG jitter tool. It has high-frequency jitter and low-frequency jitter spec. limit. For more information, please refer to the PCI-SIG website: http://www.pcisig.com/ specifications/pciexpress/ Important factors to influence device operating temperature are: 1) The power dissipation from the chip (P_chip) is after subtracting power dissipation from external loads. Generally it can be the no-load device Idd 2) Package type and PCB stack-up structure, for example, 1oz 4 layer board. PCB with more layers and are thicker has better heat dissipation 3) Chassis air flow and cooling mechanism. More air flow M/s and adding heat sink on device can reduce device final die junction temperature Tj The individual device thermal calculation formula: Tj =Ta + Pchip x Ja Tc = Tj - Pchip x Jc Ja Package thermal resistance from die to the ambient air in C/W unit; This data is provided in JEDEC model simulation. An air flow of 1m/s will reduce Ja (still air) by 20~30% Jc Package thermal resistance from die to the package case in C/W unit Tj Die junction temperature in C (industry limit <125C max.) Ta Ambiant air température in C Tc Package case temperature in C Pchip IC actually consumes power through Iee/ current 10 PI6C5916004 Rev D 07/05/2016

Thermal calculation example To calculate Tj and Tc of PI6CV304 in an SOIC-8 package: Step 1: Go to Pericom web to find Ja=157 C/W, Jc=42 C/W http://www.pericom.com/support/packaging/packaging-mechanicals-and-thermal-characteristics/ Step 2: Go to device datasheet to find Idd=40mA max. Step 3: P_total= 3.3Vx40mA=0.132W Step 4: If Ta=85C Tj= 85 + Ja xp_total= 85+25.9 = 105.7C Tc= Tj + Jc xp_total= 105.7-5.54 = 100.1C Note: The above calculation is directly using Idd current without subtracting the load power, so it is a conservative estimation. For more precise thermal calculation, use P_unload or P_chip from device Iee or current to calculate Tj, especially for LVPECL buffer ICs that have a 1ohm pull-down and equivalent 100ohm differential RX load. 11 PI6C5916004 Rev D 07/05/2016

Packaging Mechanical: 16-pin TQFN (ZH) DATE:12/26/13 DESCRIPTION: 16-Contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) PACKAGE CODE: ZH (ZH16) DOCUMENT CONTROL #: PD-2047 REVISION: E Ordering Information (1,2,3) Ordering Code Package Code Package Description PI6C5916004ZHIEX ZH Pb-free & Green, 16-pin QFN, Tape and Reel Notes: 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ 2. E = Pb-free & Green 3. X suffix = Tape/Reel Pericom Semiconductor Corporation 1-800-435-2336 www.pericom.com 12 PI6C5916004 Rev D 07/05/2016