Chhattisgarh Swami Vivekanand Technical University, Bhilai

Similar documents
Chhattisgarh Swami Vivekanand Technical University, Bhilai

EECE 615: High-Frequency Design Techniques

EMC - Emc in Electronic Design

Academic Course Description

Kolhapur Institute of Technology s College of Engineering, Kolhapur

Telecommunications Engineering Course Descriptions

ICS 252 Introduction to Computer Design

Academic Course Description. VL2003 Digital Processing Structures for VLSI First Semester, (Odd semester)

SCHEME OF TEACHING AND EXAMINATION M.TECH. - VLSI DESIGN & EMBEDDED SYSTEMS

Modeling and Analysis of Crosstalk between Differential Lines in High-speed Interconnects

The Boundary - Scan Handbook

G.PULLAIAH COLLEGE OF ENGINEERING AND TECHNOLOGY

GUJARAT TECHNOLOGICAL UNIVERSITY

Nepal Telecom Nepal Doorsanchar Company Ltd.

CHHATTISGARH SWAMI VIVEKANAND TECHNICAL UNIVERSITY

Practical Shielding, EMC/EMI, Noise Reduction, Earthing and Circuit Board Layout

DIRECTORATE OF TECHNICAL EDUCATION DIPLOMA IN ELECTRICAL AND ELECTRONICS ENGINEERING II YEAR M SCHEME IV SEMESTER.

A Practical Approach to Preventing Simultaneous Switching Noise and Ground Bounce Problems in IO Rings

Programmable Logic Devices II

EMC Guidelines for MPC500-Based Automotive Powertrain Systems

Use of Simulation Software in Pre-Qualification Tests

Academic Course Description. CO2111 Optical Network and Photonic Switching Second Semester, (Even semester)

Computer Engineering Syllabus 2017

B.Sc II Year Computer Science (Optional)

ITT Technical Institute. ET3430 Fiber Optic Communications Onsite Course SYLLABUS

Kadi Sarva Vishwavidyalaya Gandhinagar

On successful completion of this course students should:

Bibliography. Measuring Software Reuse, Jeffrey S. Poulin, Addison-Wesley, Practical Software Reuse, Donald J. Reifer, Wiley, 1997.

Walchand College of Engineering, Sangli

TIME SCHEDULE. 2 Physical Layer 15. Course General Outcomes: Sl. G.O On completion of this course the student will be able :

Best practices for EMI filtering and IC bypass/decoupling applications

COE 561 Digital System Design & Synthesis Introduction

Abstract A SCALABLE, PARALLEL, AND RECONFIGURABLE DATAPATH ARCHITECTURE

Electromagnetic Compatibility ( EMC )

High-Speed Layout Guidelines for Reducing EMI for LVDS SerDes Designs. I.K. Anyiam

College of Computing, Engineering & Construction Electrical Engineering Course Descriptions

TDR/TDT Analysis by Crosstalk in Single and Differential Meander Delay Lines for High Speed PCB Applications

LONWORKS. TPT Twisted Pair Transceiver Module User s Guide. Revision 3. C o r p o r a t i o n C

INTRODUCTION OF MICROPROCESSOR& INTERFACING DEVICES Introduction to Microprocessor Evolutions of Microprocessor

You must have two core courses and two track courses to graduate

Hardware Design Environments. Dr. Mahdi Abbasi Computer Engineering Department Bu-Ali Sina University

MSE Comprehensive Exam

GUJARAT TECHNOLOGICAL UNIVERSITY

Digital Electronics

R.V.R. & J.C. COLLEGE OF ENGINEERING

MASTER OF ENGINEERING PROGRAM IN INFORMATION

W5100 Layout Guide version 1.0

10/100 Application Note General PCB Design and Layout Guidelines AN111

Curriculum (Structure) for. M. Tech. With Effect From. Academic Year (F. Y. M. Tech.) (S. Y. M. Tech.)

EMBEDDED SYSTEMS COURSE CURRICULUM

Ali Karimpour Associate Professor Ferdowsi University of Mashhad

Kolhapur Institute of Technology s College of Engineering, Kolhapur

Hardware Software Codesign of Embedded System

Electromagnetic compatibility engineering education: problems, challenges and perspectives

NATIONAL INSTITUTE OF TECHNOLOGY CALICUT

DEPARTMENT OF COMPUTER SCIENCE

Textbook: VLSI ARRAY PROCESSORS S.Y. Kung

Academic Course Description. EC0309A Microprocessors and Micrcontrollers Fifth Semester, (Odd Semester)

M.Tech Curriculum SEMESTER-III course

Honorary Professor Supercomputer Education and Research Centre Indian Institute of Science, Bangalore

DEPARTMENT OF INFORMATION TECHNOLOGY KUMAUN UNIVERSITY, NAINITAL SEMESTER-I ( )

Mohammad Jafar Navabi Medtronic Microelectronics Center, Tempe, Arizona, USA

1. a) Draw the block diagram of DSP systems and write advantages & disadvantages? 6M b) Find the convolution of given sequences:

Academic Course Description. EM2101 Computer Architecture

UNIVERSITY POLYTECHNIC B.I.T., MESRA, RANCHI. COURSE STRUCTURE (W.E.F Batch Students) (Total Unit 7.0) Sessional Unit Code. Theory Unit Course

SRM UNIVERSITY FACULTY OF SCIENCE AND HUMANITIES DEPARTMENT OF PHYSICS AND NANOTECHNOLOGY COURSE PLAN FOR PHY0408

Basic Idea. The routing problem is typically solved using a twostep

FACULTY OF SCIENCE AND HUMANITIES

A Capstone Senior Design Course: Building a Simplified Computer Network

Date & Day CSE-58 CS-05 CNIS-78. Network Security (Elec-C1) Software Engineering(Open Elec) Software Architecture and Design Patterns (Elec-C2)

Computer Architecture

ECE260B CSE241A Winter Routing

COMPUTER ENGINEERING (CPE)

Philip Andrew Simpson. FPGA Design. Best Practices for Team-based Reuse. Second Edition

Introduction to System-on-Chip

Overview. CSE372 Digital Systems Organization and Design Lab. Hardware CAD. Two Types of Chips

Electrical optimization and simulation of your PCB design

Symbiosis Institute of Technology, Pune Bachelor of Technology (Electronics & Telecommunication) Programme Structure

Performing EMI and TEMPEST Pre/Post Compliance Evaluations Avoids Costly Overruns and Delays

Syllabus for Bachelor of Technology. Computer Engineering. Subject Code: 01CE0501. Subject Name: Microprocessor Fundamentals & Programming

ONE STOP SOLUTION FOR YOUR EMBEDDED SYSTEMS NEEDS

Design of a System-on-Chip Switched Network and its Design Support Λ

Temperature-Aware Routing in 3D ICs

Ali Karimpour Associate Professor Ferdowsi University of Mashhad

Level: M.Ed. Credit Hour: 3 (2+1) Semester: Second Teaching Hour: 80(32+48)

SOFTWARE ARCHITECTURE For MOLECTRONICS

Controller Synthesis for Hardware Accelerator Design

2. OSI Layers. Exam TCP/IP Fundamentals

ENG04057 Teste de Sistema Integrados. Prof. Eric Ericson Fabris (Marcelo Lubaszewski)

Computer Networks. Week 04 Media and Devices. College of Information Science and Engineering Ritsumeikan University

IP1001 LF DESIGN & LAYOUT GUIDELINES

Electrical Engineering

Electrical & Computer Engineering (ECE)

Mrs.T.Divya Barathi AP/ECE. Integrated Circuits Digital Logic Circuits Stack & Queue Concepts

SARDAR RAJA COLLEGES SARDAR RAJA COLLEGE OF ENGINEERING ALANGULAM

Unit 2: High-Level Synthesis

Prof. Steven Nowick. Chair, Computer Engineering Program

HZX N03 Bluetooth 4.0 Low Energy Module Datasheet

2. Control Pin Functions and Applications

COMPUTER SCIENCE/INFORMATION SYSTEMS DEGREE PLAN

Transcription:

Sr. No. Chhattisgarh Swami Vivekanand Technical University, Bhilai SCHEME OF MASTER OF TECHNOLOGY Electronics & Telecommunication Engineering (VLSI & Embedded System Design) Board Of Studies Code M. Tech. [Third Semester] Weekly Teaching hours Scheme of Examination L T P ESE CT TA Grand Total 1 E&Tc 572311(28) ARM Processor and controller 3 1 -- 100 20 20 140 4 2 3 4 E&Tc Elective III 3 1 -- 100 20 20 140 4 E&Tc 572321(28) Preliminary Work on Dissertation -- -- 28 100 -- 100 200 14 E&Tc 572322(280 Seminar on Industrial Training & Dissertation Credits -- -- 3 -- -- 20 20 2 Total 6 2 31 300 40 160 500 24 Sr.No Board Of Study Code Table 3 Elective-III 1 Electronics & Telecom 560331 (28) Algorithm for VLSI Design Automation 2 Electronics & Telecom 572331(28) Electromagnetic Interference and Compatibility in system Design 3 Electronics & Telecom 572332(28) VLSI signal processing.

: ARM Processor and controller Total Theory Periods: 40 Code : 572311(28) ARM Processor and Controller UNIT I Introduction to 16 / 32-bit Micro controllers: ARM 7/ARM 9 architecture, ARM Microcontrollers and Processor Cores, ARM Architecture and Organization, ARM/THUMB Programming Model, ARM/THUMB Instruction Set, ARM Exception Handling,More ARM Instructions, ARM/THUMB Assembly Programming UNIT II Data handling, interfacing with Memory, Interrupts, Timers, ARM Bus. I/O Devices, Controllers, Simple & Autonomous I/O Controllers, UNIT III Parallel, Multiplexed, Tristate, and Open-Drain Buses, Bus Protocols, Serial Transmission Techniques & Standards, Wireless protocols CAN & advanced Buses. UNIT IV Design Methodology, Design Flow, Architecture Exploration, Functional Design, Functional Verification, Synthesis, Physical Design, UNIT V Design Optimization, Area Optimization, Timing Optimization, Power Optimization, Design for Test, Fault Models and Fault Simulation, Scan Design and Boundary Scan, Built-In Self Test (BIST), Nontechnical Issues. BOOKS 1. Data books of ARM7/ARM9 J. Staunstrup and W. Wolf, editors, Hardware/Software Co-Design: Principles and Practice, Kluwer Academic Publishers, 1997. 1. ARM System-on-Chip Architecture, by Steve Furber,Pearson Education Edition: 2nd 2. Arm System Developer'S Guide: Designing And Optimizing System Software (Paperback) by Sloss Andrew N. Et.Al, Publisher: Morgan Kaufmann Publishers Edition: 1st

: Algorithm for VLSI Design Automation Total Theory Periods: 40 Code : 560331(28) Algorithm for VLSI Design Automation UNITI Logic synthesis & verification: Introduction to combinational logic synthesis, Binary Decision Diagram, Hardware models for High-level synthesis. UNIT II VLSI automation Algorithms: Partitioning: problem formulation, classification of partitioning algorithms, Group migration algorithms, simulated annealing & evolution, other partitioning algorithms. Placement, floor planning & pin assignment: problem formulation, simulation base placement algorithms, other placement algorithms, constraint based floor plannning, floor planning algorithms for mixed block & cell design. General & channel pin assignment. UNIT III Global Routing: Problem formulation, classification of global routing algorithms, Maze routing algorithm, line probe algorithm, Steiner Tree based algorithms, ILP based approaches. UNIT IV Detailed routing: problem formulation, classification of routing algorithms, single layer routing algorithms, two layer channel routing algorithms, three layer channel routing algorithms, and switchbox routing algorithms. UNIT V Over the cell routing & via minimization: two layers over the cell routers, constrained & unconstrained via minimization. Compaction: problem formulation, one-dimensional compaction, two dimension-based compaction, hierarchical compaction Text: 1. Naveed Shervani, Algorithms for VLSI physical design Automation, Kluwer Academic Publisher, Second edition. 2.Trimburger, Introduction to CAD for VLSI, Kluwer Academic publisher, 2002 References: 1. Christophn Meinel & Thorsten Theobold, Algorithm and Data Structures for VLSI Design, KAP,2002. 2. Rolf Drechsheler : Evolutionary Algorithm for VLSI, Second edition

: Electromagnetic Interference and Compatibility in system Design Total Theory Periods: 40 Code : 572331(28) UNIT 1 EMI Environment Sources of EMI conducted and radiated EMI, transient EMI, EMI-EMC definitions and units of parameters. UNIT 2 EMI Coupling Principles Conducted, radiated and transient coupling, common independence ground coupling, radiated common mode and ground loop coupling, radiated differential mode coupling, near field cable to cable coupling, power mains and power supply coupling. UNIT 3 EMI Specification/Standards & Measurements Unit of specifications, civilian standards military standards. EMI test instruments/systems, EMI test, EMI Shielded chamber, open area test site, TEM Cell antennas, conductors injectors/couplers, military test method and procedures, calibration procedures. UNIT 4 EMI Control Techniques Shielding, filtering, grounding, bonding, isolation transformer, transient suppressors, cable routing, signal control, component selection and mounting. UNIT 5 EMC Design of PCBs PCB traces cross talk, impedance control, power distribution decoupling, zoning, motherboard designs and propagation delay performance models. Books: 1. Bernhard Keiser, Principles of Electromagnetic Compatibility, Artech house, 3rd Ed., 1986. 1. Henry W.Ott, Noise Reduction Techniques in Electronic Systems, John wiley and Sons. 1988.

: VLSI Signal Processing Total Theory Periods: 40 Code : 572332(28) VLSI Signal Processing (Elective III) UNIT 1 Introduction to DSP systems Iteration Bound Pipelined and parallel processing. UNIT 2 Retiming unfolding algorithmic strength reduction in filters and transforms. UNIT 3 Systolic architecture design fast convolution pipelined and parallel recursive and adaptive filters. UNIT 4 Scaling and round off noise digital lattice filter structures bit level arithmetic architecture redundant arithmetic. UNIT 5 Numerical strength reduction synchronous, wave and asynchronous pipe lines low power design programmable digit signal processors. Book: 1. Keshab K. Parthi, VLSI Digital signal processing systems, design and implementation, Wiley, Inter Science, 1999. 2. Mohammad Isamail and Terri Fiez, Analog VLSI signal and information processing, Mc Graw Hill 3. S.Y. Kung, H.J. White House, T. Kailath, VLSI and Modern Signal Processing, Prentice Hall, 1985. 4. Jose E. France, Yannis Tsividis, " Design of Analog - Digital VLSI Circuits for Telecommunication and Signal Processing ", Prentice Hall, 1994