ZL40218 Precision 1:8 LVDS Fanout Buffer

Similar documents
ZL40223 Precision 2:8 LVDS Fanout Buffer with Glitchfree Input Reference Switching and On-Chip Input Termination Data Sheet

Features. Applications

Features. Applications

SY89645L. General Description. Features. Block Diagram. Applications. Markets. Precision Low Skew, 1-to-4 LVCMOS/LVTTL-to-LVDS Fanout Buffer

SM General Description. Features. Block Diagram. ClockWorks TM 125MHz LVDS / 125 MHz HCSL Ultra-Low Jitter Frequency Synthesizer

Features. Applications

Features. Applications

ZLAN-414 Footprint Compatibility of Microsemi Clock Buffers with Competitors Application Note

SM Features. General Description. Typical Application MHz/312.5MHz and MHz/156.25MHz LVDS Clock Synthesizer.

SM Features. General Description. Applications. Block Diagram

PCIe 3.0 Clock Generator with 4 HCSL Outputs. Description OE VDDXD S0 S1 S2 X1 X2 PD OE GNDXD IREF CLK0 CLK0 CLK1 CLK1 CLK2 CLK2 CLK3 CLK3

3.3V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER FANOUT BUFFER W/ INTERNAL TERMINATION

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Features

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Description. Features. Block Diagram DATASHEET

DSC Q0093. General Description. Features. Applications. Block Diagram. Crystal-less Configurable Clock Generator

Features. Applications

3.3V, 3.2Gbps DIFFERENTIAL 4:1 LVDS MULTIPLEXER with INTERNAL INPUT TERMINATION

TF10CP02 / TF10CP Gbps 2x2 LVDS Crosspoint Switches. Features. Description. Applications. Function Diagram. Ordering Information.

2.5V, 3.2Gbps, DIFFERENTIAL 4:1 LVDS MULTIPLEXER WITH INTERNAL INPUT TERMINATION

Features. o HCSL, LVPECL, or LVDS o Mixed Outputs: LVPECL/HCSL/LVDS. o Ext. Industrial: -40 to 105 C o o. o 30% lower than competing devices

Low Skew, 1-to-16 Differential-to-LVDS Clock Distribution Chip

TF90LVDS047-6CG. Quad LVDS Line Driver with Flow-Through Pinout. Description. Features. Applications. Function Diagram. Ordering Information

DSC2033. Low-Jitter Configurable Dual LVDS Oscillator. General Description. Features. Block Diagram. Applications

VDD = V, TA = -40 C to +85 C, outputs terminated with 100 Ohms between Q and /Q.³

DS90LV804 4-Channel 800 Mbps LVDS Buffer/Repeater

ICS548A-03 LOW SKEW CLOCK INVERTER AND DIVIDER. Description. Features. Block Diagram DATASHEET

3.3V 1GHz PRECISION 1:22 LVDS FANOUT BUFFER/TRANSLATOR WITH 2:1 INPUT MUX

PI6C557-01BQ. PCIe 3.0 Clock Generator with 1 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TQFN) Block Diagram

1.8 V, 12-LVDS/24-CMOS Output, Low Power Clock Fanout Buffer ADCLK854

Control Circuitry 2 M1. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

DS90LV004 4-Channel LVDS Buffer/Repeater with Pre-Emphasis

SY55854U. General Description. Features. Functional Block Diagram. Applications. 2 x 2 Protection Crosspoint Switch

MIC5281. Features. General Description. Applications. Typical Application. 120V IN, 25mA, Ultra-Low IQ, High-PSRR Linear Regulator

Control Circuitry 2 M1. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

PI6C GHz 1:4 LVPECL Fanout Buffer with Internal Termination GND Q0+ Q0- REF_IN+ V TH V REF-AC REF_IN- Q1+ Q1- Q2+ Q2- Q3+ Q3- VDD.

T1/E1 CLOCK MULTIPLIER. Features

BLOCK DIAGRAM PIN ASSIGNMENT I Data Sheet. Low Skew, 1-to-9 Differential-to-HSTL Fanout Buffer ICS852911I

BLOCK DIAGRAM PIN ASSIGNMENT ICS LOW SKEW, DUAL, 1-TO-5 DIFFERENTIAL- TO-LVDS FANOUT BUFFER PRELIMINARY ICS854210

SY89610L. General Description. Features. Applications MHz to 694MHz Jitter Attenuator and Low Phase Noise Frequency Synthesizer

PS25255 EPIC QFN sensor, electrophysiology, low gain, low power Datasheet

PI6LC48L0201A 2-Output LVDS Networking Clock Generator

PI6C GND REF_IN+ V TH V REF-AC REF_IN- Q0+ Q0- Q1+ Q1- VDD. 6 GHz / 12 Gbps Clock / Data Fanout Buffer with Internal Termination.

DPLL0/NCO0 Select Loop band., Phase slope limit. DPLL1/NCO1 Select Loop band., Phase slope limit. DPLL2/NCO2 Select Loop band., Phase slope limit

ICS8543I. Features. General Description. Pin Assignment. Block Diagram LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-LVDS FANOUT BUFFER

PI6C49S1510 Rev J

MIC5282. General Description. Features. Applications. Typical Applications. 120V IN, 50mA, Ultra-Low I Q, High-PSRR Linear Regulator

ZL30132 OC-192/STM-64 SONET/SDH/10GbE Network Interface Synchronizer

Low Skew, 1-to-8, Differential-to-LVDS Clock

PS25251 EPIC Ultra High Impedance ECG Sensor Advance Information

PS25454 EPIC QFN sensor, non-contact, low gain Datasheet

MIC826. General Description. Features. Applications. Typical Application

MC FPGA Bridge IC. for. MIPI D-PHY Systems and SLVS to LVDS Conversion DATASHEET. Version August Meticom GmbH

PCI EXPRESS Jitter Attenuator

MC Channel FPGA Bridge IC. for. MIPI D-PHY Systems and SLVS to LVDS Conversion PRELIMINARY DATASHEET. Version August 2014.

PCI EXPRESS Jitter Attenuator

Features. Applications. Regulator with Adjustable Output

Wireless Access Point Server/Storage DIFF1 DIFF2

PS25201 EPIC sensor, electrophysiology, high gain Datasheet

CLEARCLOCK POWER OPTIMIZED 0.12ps 5x7mm XO

PTN3310/PTN3311 High-speed serial logic translators

Low Skew, 1-to-9, Differential-to- HSTL Fanout Buffer PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

MAQ5281. Features. General Description. Applications. Typical Applications. 120V IN, 25mA, Ultra-Low I Q, High-PSRR Linear Regulator Automotive

CAP+ CAP. Loop Filter

1000 Base-T, ±15kV ESD Protection LAN Switch

Triangular spread spectrum profile for maximum EMI reduction (Si50122-A2) 2.5 V, 3.3 V Power supply. (2.0 x 2.5 mm) down spread outputs

MAQ5282. Features. General Description. Applications. Typical Applications. 120V IN, 50mA, Ultra-Low I Q, High-PSRR Linear Regulator Automotive

PMEG1030EH; PMEG1030EJ

Dual back-to-back Zener diode

Pin Configuration and Selector Guide appear at end of data sheet. Typical Operating Circuits

3.3V 1GHz DUAL 1:10 PRECISION LVDS FANOUT BUFFER/ TRANSLATOR WITH 2:1 INPUT MUX

CARDINAL COMPONENTS, INC.

Differential-to-LVDS Buffer/Divider with Internal Termination

Obsolete Product(s) - Obsolete Product(s)

Features. Applications

Termination Options for Any-Frequency Si51x XOs, VCXOs

OBSOLETE PI6C Low Power Networking Clock Generator. Description. Features. Block Diagram

NWP2081T. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Half-bridge driver IC

1.8V to 3.3V LVCMOS High Performance Clock Buffer Family

FIN1102 LVDS 2 Port High Speed Repeater

Features MIC2551A VBUS R S. 1.5k D+ D GND VM D SPD SUS GND. Typical Application Circuit

AN2408 Application note

CKSET V CC _VCO FIL SDO+ MAX3952 SCLKO+ SCLKO- PRBSEN LOCK GND TTL

Description. Features 2:1 DIFFERENTIAL-TO-LVDS MULTIPLEXER ICS85401 ICS Lead VFQFN 3mm x 3mm x 0.95mm package body K Package Top View

PS25405 EPIC sensor, non-contact, low gain Datasheet

I.C. PCLK_IN DE_IN GND CNTL_IN1 RGB_IN0 RGB_IN1 RGB_IN2 RGB_IN3 RGB_IN4 RGB_IN5 RGB_IN6 RGB_IN7 CNTL_IN7 CNTL_IN6 CNTL_IN5 CNTL_IN4 CNTL_IN3 CNTL_IN2

1000 Base-T, ±15kV ESD Protection LAN Switches

PMEG3015EH; PMEG3015EJ

MP5013A 5 V, 5 A Programmable Current-Limit Switch with Over-Voltage Clamp and Slew-Rate Control in TSOT23-8

Total power dissipation: 500 mw Small plastic package suitable for surface-mounted design Wide working voltage range Low differential resistance

SKY LF: 20 MHz to 6.0 GHz GaAs SPDT Switch

Low-Jitter Frequency Synthesizer with Selectable Input Reference MAX3673

PCI Express Jitter Attenuator

FIN1101 LVDS Single Port High Speed Repeater

Features. Description. Applications. Block Diagram PT7M3808. Fixed Voltage Diagram. Adjustable Voltage Diagram(PT7M3808G01)

PS25401A / B EPIC Ultra High Impedance Movement Sensor

XRD87L85 Low-Voltage CMOS 8-Bit High-Speed Analog-to-Digital Converter

MIC2790/1/3. General Description. Features. Applications. Typical Application

SGM Channel, 6th-Order Video Filter Driver for SD/HD

Transcription:

Precision 1:8 LVDS Fanout Buffer Data Sheet Features Inputs/Outputs Accepts differential or single-ended input LVPECL, LVDS, CML, HCSL, LVCMOS Eight precision LVDS outputs Operating frequency up to 750 MHz Power Option for 2.5 V or 3.3 V power supply Current consumption of 106 ma On-chip Low Drop Out (LDO) Regulator for superior power supply noise rejection Performance Ultra low additive jitter of 104 fs RMS Applications General purpose clock distribution Low jitter clock trees Logic translation Ordering Information Clock and data signal restoration Wired communications: OTN, SONET/SDH, GE, 10 GE, FC and 10G FC Wireless communications High performance micro-processor clock distribution November 2012 LDG1 32 Pin QFN Trays LDF1 32 Pin QFN Tape and Reel Matte Tin Package Size: 5 x 5 mm -40 o C to +85 o C out0_p out0_n out1_p out1_n out2_p out2_n Buffer out3_p out3_n out4_p out4_n out5_p out5_n out6_p out6_n out7_p out7_n Figure 1 - Functional Block Diagram 1 Copyright 2012, All Rights Reserved.

Data Sheet Table of Contents Features................................................................................. 1 Inputs/Outputs......................................................................... 1 Power................................................................................ 1 Performance........................................................................... 1 Applications............................................................................. 1 1.0 Package Description.................................................................... 4 2.0 Pin Description......................................................................... 5 3.0 Functional Description.................................................................. 6 3.1 Clock Inputs......................................................................... 6 3.2 Clock Outputs...................................................................... 11 3.3 Device Additive Jitter................................................................. 14 3.4 Power Supply...................................................................... 15 3.4.1 Sensitivity to power supply noise................................................... 15 3.4.2 Power supply filtering............................................................ 15 3.4.3 PCB layout considerations........................................................ 15 4.0 AC and DC Electrical Characteristics..................................................... 16 5.0 Performance Characterization........................................................... 18 6.0 Typical Behavior...................................................................... 19 7.0 Package Characteristics................................................................ 20 8.0 Mechanical Drawing................................................................... 21 2

Data Sheet List of Figures Figure 1 - Functional Block Diagram............................................................ 1 Figure 2 - Pin Connections................................................................... 4 Figure 3 - LVPECL Input DC Coupled Thevenin Equivalent.......................................... 6 Figure 4 - LVPECL Input DC Coupled Parallel Termination........................................... 7 Figure 5 - LVPECL Input AC Coupled Termination................................................. 7 Figure 6 - LVDS Input DC Coupled............................................................. 8 Figure 7 - LVDS Input AC Coupled............................................................. 8 Figure 8 - CML Input AC Coupled.............................................................. 9 Figure 9 - HCSL Input AC Coupled............................................................. 9 Figure 10 - CMOS Input DC Coupled Referenced to /2......................................... 10 Figure 11 - CMOS Input DC Coupled Referenced to Ground........................................ 10 Figure 12 - Simplified LVDS Output Driver....................................................... 11 Figure 13 - LVDS DC Coupled Termination (Internal Receiver Termination)............................. 11 Figure 14 - LVDS DC Coupled Termination (External Receiver Termination)............................ 12 Figure 15 - LVDS AC Coupled Termination...................................................... 12 Figure 16 - LVDS AC Output Termination for CML Inputs........................................... 13 Figure 17 - Additive Jitter.................................................................... 14 Figure 18 - Decoupling Connections for Power Pins............................................... 15 Figure 19 - Differential Voltage Parameter...................................................... 17 Figure 20 - Input To Output Timing............................................................ 17 3

Data Sheet 1.0 Package Description The device is packaged in a 32 pin QFN out2_n out2_p out1_n out1_p out0_n out0_p NC vdd 26 28 30 32 out3_p _core out3_n 2 gnd vdd gnd 4 gnd 24 22 20 vt vdd gnd (E-pad) NC NC 6 gnd out4_p 18 out4_n 16 14 12 10 8 _core out5_p out5_n out6_p out6_n out7_p out7_n IC vdd Figure 2 - Pin Connections 4

Data Sheet 2.0 Pin Description Pin # Name Description 3, 6,, Differential Input (Analog Input). Differential (or single ended) input signals. For all input configurations see section 3.1, Clock Inputs. 30, 29, 28, 27, 26, 25, 24, 23, 18, 17, 16, 15, 14, 13, 12, 11 9, 19, 22, 32 out0_p, out0_n out1_p, out1_n out2_p, out2_n out3_p, out3_n out4_p, out4_n out5_p, out5_n out6_p, out6_n out7_p, out7_n vdd Differential Output (Analog Output). Differential outputs. Positive Supply Voltage. 2.5 V DC or 3.3 V DC nominal. 1, 8 vdd_core Positive Supply Voltage. 2.5 V DC or 3.3 V DC nominal. 2, 7, gnd Ground. 0 V. 20, 21 4, 5 10, 31 NC No Connection. Leave unconnected. 5

Data Sheet 3.0 Functional Description The is an LVDS clock fanout buffer with eight identical output clock drivers capable of operating at frequencies up to 750MHz. Inputs to the are externally terminated to allow use of precision termination components and to allow full flexibility of input termination. The can accept DC or AC coupled LVPECL, LVDS, CML or HCSL input signals; single ended input signals can also be accepted. A pin compatible device with internal termination is also available. The is designed to fan out low-jitter reference clocks for wired or optical communications applications while adding minimal jitter to the clock signal. An internal linear power supply regulator and bulk capacitors minimize additive jitter due to power supply noise. The device operates from 2.5V+/-5% or 3.3V+/-5% supply. Its operation is guaranteed over the industrial temperature range -40 C to +85 C. The device block diagram is shown in Figure 1; its operation is described in the following sections. 3.1 Clock Inputs The is adaptable to support different types of differential and singled-ened input signals depending on the passive components used in the input termination. The application diagrams in the following figures allow the to accept LVPECL, LVDS, CML, HCSL and single-ended inputs. _driver _driver LVPECL Driver 22 s 22 s R1 R2 R1 R2 _driver=3.3v: R1=127 ohm, R2=82 ohm _driver=2.5v: R1=250 ohm, R2=62.5 ohm Figure 3 - LVPECL Input DC Coupled Thevenin Equivalent 6

Data Sheet _driver LVPECL Driver 22 s 22 s 50 s 50 s _driver=3.3v: R1 = 50 ohm _driver=2.5v: R1 = 20 ohm R1 Figure 4 - LVPECL Input DC Coupled Parallel Termination _driver LVPECL Driver _driver=3.3v: R = 143 ohm _driver=2.5v: R = 82 ohm 100 nf 100 nf R R Figure 5 - LVPECL Input AC Coupled Termination 7

Data Sheet _driver LVDS Driver 100 s Figure 6 - LVDS Input DC Coupled _driver LVDS Driver 100 100 nf 100 nf Figure 7 - LVDS Input AC Coupled 8

Data Sheet _driver _driver CML Driver 50 50 100 nf 100 nf Figure 8 - CML Input AC Coupled _driver HCSL Driver 100 nf 100 nf 50 50 Figure 9 - HCSL Input AC Coupled 9

Data Sheet _driver _driver CMOS Driver R Vref = _driver/2 R C R= 10 kohms, C = 100 nf Figure 10 - CMOS Input DC Coupled Referenced to /2 _driver CMOS Driver R1 R2 RA R3 C Figure 11 - CMOS Input DC Coupled Referenced to Ground _driver R1 (kω) R2 (kω) R3 (kω) RA (kω) C (pf) 1.5 1.25 3.075 open 10 10 1.8 1 3.8 open 10 10 2.5 0.33 4.2 open 10 10 3.3 0.75 open 4.2 10 10 Table 1 - Component Values for Single Ended Input Reference to Ground * For frequencies below 100 MHz, increase C to avoid signal integrity issues. 10

Data Sheet 3.2 Clock Outputs LVDS has lower signal swing than LVPECL which results in a low power consumption. A simplified diagram for the LVDS output stage is shown in Figure 12. 3 ma - + Output + - Figure 12 - Simplified LVDS Output Driver The methods to terminate the drivers are shown in the following figures. _Rx LVDS Receiver Figure 13 - LVDS DC Coupled Termination (Internal Receiver Termination) 11

Data Sheet _Rx 100 s LVDS Receiver Figure 14 - LVDS DC Coupled Termination (External Receiver Termination) _Rx 100 s R1 R1 _Rx LVDS Receiver R2 R2 Note: R1 and R2 values and need for external termination depend on the specification of the LVDS receiver Figure 15 - LVDS AC Coupled Termination 12

Data Sheet _Rx 50 s 50 s CML Receiver Figure 16 - LVDS AC Output Termination for CML Inputs 13

Data Sheet 3.3 Device Additive Jitter The clock fanout buffer is not intended to filter clock jitter. The jitter performance of this type of device is characterized by its additive jitter. Additive jitter is the jitter the device would add to a hypothetical jitter-free clock as it passes through the device. The additive jitter of the is random and as such it is not correlated to the jitter of the input clock signal. The square of the resultant random RMS jitter at the output of the is equal to the sum of the squares of the various random RMS jitter sources including: input clock jitter; additive jitter of the buffer; and additive jitter due to power supply noise. There may be additional deterministic jitter sources, but they are not shown in Figure 17. J add 2 J ps 2 J in 2 + + J out 2 = J in 2 +J add 2 +J ps 2 J in J add J ps J out = Random input clock jitter (RMS) = Additive jitter due to the device (RMS) = Additive jitter due to power supply noise (RMS) = Resultant random output clock jitter (RMS) Figure 17 - Additive Jitter 14

Data Sheet 3.4 Power Supply This device operates employing either a 2.5V supply or 3.3V supply. 3.4.1 Sensitivity to power supply noise Power supply noise from sources such as switching power supplies and high-power digital components such as FPGAs can induce additive jitter on clock buffer outputs. The is equipped with an on-chip linear power regulator and on-chip bulk capacitors to minimize additive jitter due to power supply noise. The on-chip measures in combination with the simple recommended power supply filtering and PCB layout are effective at minimizing additive jitter from power supply noise. 3.4.2 Power supply filtering Jitter levels may increase when noise is present on the power pins. For optimal jitter performance, the device should be isolated from the power planes connected to its power supply pins as shown in Figure. 10 µf capacitors should be size 0603 or size 0805 X5R or X7R ceramic, 6.3 V minimum rating 0.1 µf capacitors should be size 0402 X5R ceramic, 6.3 V minimum rating Capacitors should be placed next to the connected device power pins A 0.3 ohm resistor is recommended vdd_core 0.1 µf 0.1 µf 1 8 vdd 0.15 Ω 10 µf 0.1 µf 9 19 0.1 µf 10 µf 22 32 3.4.3 PCB layout considerations Figure 18 - Decoupling Connections for Power Pins The power nets in Figure can be implemented either as a plane island or routed power topology without changing the overall jitter performance of the device. 15

4.0 AC and DC Electrical Characteristics Absolute Maximum Ratings* Data Sheet Parameter Sym. Min. Max. Units 1 Supply voltage V DD_R -0.5 4.6 V 2 Voltage on any digital pin V PIN -0.5 V DD V 3 Soldering temperature T 260 C 4 Storage temperature T ST -55 125 C 5 Junction temperature T j 125 C 6 Voltage on input pin V input V DD V 7 Input capacitance each pin C p 500 ff * Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. * Voltages are with respect to ground (GND) unless otherwise stated Recommended Operating Conditions* Characteristics Sym. Min. Typ. Max. Units 1 Supply voltage 2.5 V mode V DD25 2.375 2.5 2.625 V 2 Supply voltage 3.3 V mode V DD33 3.135 3.3 3.465 V 3 Operating temperature T A -40 25 85 C * Voltages are with respect to ground (GND) unless otherwise stated DC Electrical Characteristics - Current Consumption Characteristics Sym. Min. Typ. Max. Units Notes 1 Supply current LVDS drivers - loaded (all outputs are active) I dd_load 106 ma DC Electrical Characteristics - Inputs and outputs - for 2.5/3.3 V supply Characteristics Sym. Min. Typ. Max. Units Notes 1 Differential input common mode V ICM 1.1 1.6 V for 2.5 V 2 Differential input common mode V ICM 1.1 2.0 V for 3.3 V 3 Differential input voltage difference V ID 0.25 1 V 4 Differential input resistance V IR 80 100 120 ohm 5 LVDS output differential voltage* V OD 0.25 0.30 0.40 V 6 LVDS Common Mode voltage V CM 1.1 1.25 1.375 V * The VOD parameter was measured between 125 and 750 MHz 16

Data Sheet V OD 2*V OD Figure 19 - Differential Voltage Parameter AC Electrical Characteristics* - Inputs and Outputs (see Figure 20) - for 2.5/3.3 V supply. Characteristics Sym. Min. Typ. Max. Units Notes 1 Maximum Operating Frequency 1/t p 750 MHz 2 input to output clock propagation delay t pd 0 1 2 ns 3 output to output skew t out2out 80 150 ps 4 part to part output skew t part2part 120 300 ps 5 Output clock Duty Cycle degradation t PWH / t PWL -5 0 5 Percent 6 LVDS Output slew rate r SL 0.55 V/ns * Supply voltage and operating temperature are as per Recommended Operating Conditions t P t REFW t REFW Input t pd Output Figure 20 - Input To Output Timing 17

Data Sheet 5.0 Performance Characterization Additive Jitter at 2.5 V* Output Frequency (MHz) Jitter Measurement Filter Typical RMS (fs) 1 125 12 khz - 20 MHz 148 2 212.5 12 khz - 20 MHz 138 3 311.04 12 khz - 20 MHz 121 4 425 12 khz - 20 MHz 115 5 500 12 khz - 20 MHz 107 6 622.08 12 khz - 20 MHz 107 7 750 12 khz - 20 MHz 105 *The values in this table were taken with a slew rate of approximately 0.8 V/ns. Notes Additive Jitter at 3.3 V* Output Frequency (MHz) Jitter Measurement Filter Typical RMS (fs) 1 125 12 khz - 20 MHz 150 2 212.5 12 khz - 20 MHz 138 3 311.04 12 khz - 20 MHz 120 4 425 12 khz - 20 MHz 115 5 500 12 khz - 20 MHz 107 6 622.08 12 khz - 20 MHz 106 7 750 12 khz - 20 MHz 104 Notes *The values in this table were taken with a slew rate of approximately 0.8 V/ns. Additive jitter from a power supply tone* Carrier frequency Parameter Typical Units Notes 125 25 mv at 100 khz 750 25 mv at 100 khz 24 fs RMS 23 fs RMS * The values in this table are the additive periodic jitter caused by an interfering tone typically caused by a switching power supply. For this test, measurements were taken over the full temperature and voltage range for V DD = 3.3 V. The magnitude of the interfering tone is measured at the DUT. 18

Data Sheet 6.0 Typical Behavior 0.2 0.35 0.15 0.1 0.34 Voltage 0.05 0-0.05 V OD 0.33 0.32-0.1-0.15 0.31-0.2 0 5 10 15 20 Time (ns) 0.3 0 100 200 300 400 500 600 700 800 Frequency (MHz) Typical Waveform at 155.52 MHz V OD vs Frequency PSRR (dbc) -60 125 MHz 212.5 MHz -65 425 MHz 750 MHz -70-75 -80-85 -90 100 150 200 250 300 350 400 450 500 Tone Frequency (khz) Power Supply Tone Frequency versus PSRR PSRR (dbc) -50-55 -60-65 -70-75 -80-85 125 MHz 212.5 MHz -90 425 MHz -95 750 MHz -100 20 30 40 50 60 70 80 90 100 Tone Magnitude (mv) Power Supply Tone Magnitude versus PSRR 0.9 0.85 0.8 Delay (ns) 0.75 0.7 0.65 0.6-40 -20 0 20 40 60 80 100 Temperature ( C) Propogation Delay versus Temperature Note: This is for a single device. For more details, see the characterization section. 19

Data Sheet 7.0 Package Characteristics Thermal Data Parameter Symbol Test Condition Value Unit Junction to Ambient Thermal Resistance Θ JA Still Air 1 m/s 2 m/s Junction to Case Thermal Resistance Θ JC 24.4 o C/W Junction to Board Thermal Resistance Θ JB 19.5 o C/W Maximum Junction Temperature* T jmax 125 o C Maximum Ambient Temperature T A 85 o C 37.4 33.1 31.5 o C/W 20

Data Sheet 8.0 Mechanical Drawing 21

For more information about all Microsemi productsvisit our Web Site at www.microsemi.com Information relating to products and services furnished herein by or its subsidiaries (collectively Microsemi ) is believed to be reliable. However, Microsemi assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Microsemi or licensed from third parties by Microsemi, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Microsemi, or non-microsemi furnished goods or services may infringe patents or other intellectual property rights owned by Microsemi. This publication is issued to provide information only and (unless agreed by Microsemi in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Microsemi without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical and other products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Microsemi s conditions of sale which are available on request. Purchase of Microsemi s I2C components conveys a license under the Philips I2C Patent rights to use these components in an I2C System, provided that the system conforms to the I2C Standard Specification as defined by Philips. Microsemi, ZL, and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of. TECHNICAL DOCUMENTATION - NOT FOR RESALE