Product Preview 1.8 V PLL 1:10 Differential SDRAM MPC V PLL 1:10 Differential SDRAM MPC Clock Driver DATA SHEET

Similar documents
Features. Applications

1.8V PHASE LOCKED LOOP DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER

1.8V PHASE LOCKED LOOP DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER

ICS548A-03 LOW SKEW CLOCK INVERTER AND DIVIDER. Description. Features. Block Diagram DATASHEET

Clock Generator for PowerQUICC and PowerPC Microprocessors and

Mobile Pentium II TM System Clock Chip ICS DATASHEET

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Description. Features. Block Diagram DATASHEET

IC S8745B- 21. Description. Features. Pin Assignment. Block Diagram 1:1 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Features

9P960. Pin Configuration. Recommended Application. Features/Benefits. Block Diagram ICS9P SSOP DATASHEET

Description. Features 2:1 DIFFERENTIAL-TO-LVDS MULTIPLEXER ICS85401 ICS Lead VFQFN 3mm x 3mm x 0.95mm package body K Package Top View

BLOCK DIAGRAM PIN ASSIGNMENT ICS LOW SKEW, DUAL, 1-TO-5 DIFFERENTIAL- TO-LVDS FANOUT BUFFER PRELIMINARY ICS854210

T1/E1 CLOCK MULTIPLIER. Features

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

DATA SHEET. Features. General Description. Block Diagram

1.8V to 3.3V LVCMOS High Performance Clock Buffer Family

3.3V ZERO DELAY CLOCK BUFFER

ICS8543I. Features. General Description. Pin Assignment. Block Diagram LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-LVDS FANOUT BUFFER

MPC9817ENR2. Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers DATA SHEET NRND

IDTVP386. General Description. Features. Block Diagram DATASHEET ADVANCE INFORMATION 8/28-BIT LVDS RECEIVER FOR VIDEO

Description OUT0 1 OUTA1 OUTA1 2 OUTA2 3 OUTA3 OUTA4 OUTB1 6 OUTB2 7 OUTB2 OUTB3 OUTB4. All trademarks are property of their respective owners.

PI6C :4 Clock Driver for Intel PCI Express Chipsets. Features. Description. Block Diagram. Pin Configuration

Low Skew, 1-to-16 Differential-to-LVDS Clock Distribution Chip

PI6C20800S. PCI Express 1:8 HCSL Clock Buffer. Features. Description. Pin Configuration. Block Diagram

PI6C20400A. 1:4 Clock Driver for Intel PCIe Chipsets. Features. Description. Pin Configuration. Block Diagram

PI6C20800B. PCI Express 3.0 1:8 HCSL Clock Buffer. Features. Description. Pin Configuration (48-Pin TSSOP)

SM Features. General Description. Typical Application MHz/312.5MHz and MHz/156.25MHz LVDS Clock Synthesizer.

SY89645L. General Description. Features. Block Diagram. Applications. Markets. Precision Low Skew, 1-to-4 LVCMOS/LVTTL-to-LVDS Fanout Buffer

SM Features. General Description. Applications. Block Diagram

PI6C Low Power Networking Clock Generator. Description. Features. Block Diagram. 100MHz PCI-Express 0 100MHz PCI-Express 1 100MHz PCI-Express 2

Pentium Processor Compatible Clock Synthesizer/Driver for ALI Aladdin Chipset

BLOCK DIAGRAM PIN ASSIGNMENT I Data Sheet. Low Skew, 1-to-9 Differential-to-HSTL Fanout Buffer ICS852911I

Low Skew, 1-to-8, Differential-to-LVDS Clock

PI6C557-01BQ. PCIe 3.0 Clock Generator with 1 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TQFN) Block Diagram

SM General Description. Features. Block Diagram. ClockWorks TM 125MHz LVDS / 125 MHz HCSL Ultra-Low Jitter Frequency Synthesizer

PCI Express Jitter Attenuator

Features. Applications

PIN ASSIGNMENT I Data Sheet. Low Voltage/Low Skew, 1:8 PCI/PCI-X Zero Delay clock Generator

IDT74LVC541A 3.3V CMOS OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS AND 5 VOLT TOLERANT I/O

PCIe 3.0 Clock Generator with 4 HCSL Outputs. Description OE VDDXD S0 S1 S2 X1 X2 PD OE GNDXD IREF CLK0 CLK0 CLK1 CLK1 CLK2 CLK2 CLK3 CLK3

PCI EXPRESS Jitter Attenuator

PCI EXPRESS Jitter Attenuator

PI6CEQ PCIe Gen2 / Gen3 Buffer. Features. Description. Applications. Block Diagram. Pin Configuration (20-Pin TSSOP & 20-Pin QSOP)

NOTE: For the remainder of this paper, we will refer to the logical equivalent of this signal as EAPD(#).

Features. Applications

133-MHz Spread Spectrum Clock Synthesizer/Driver with AGP, USB, and DRCG Support

100-MHz Pentium II Clock Synthesizer/Driver with Spread Spectrum for Mobile PCs

3.3V CMOS 1-TO-5 CLOCK DRIVER

IDT74LVC244A 3.3V CMOS OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O

TF90LVDS047-6CG. Quad LVDS Line Driver with Flow-Through Pinout. Description. Features. Applications. Function Diagram. Ordering Information

3.3V, 2.0GHz ANY DIFF. IN-TO-LVDS PROGRAMMABLE CLOCK DIVIDER FANOUT BUFFER W/ INTERNAL TERMINATION

OBSOLETE PI6C Low Power Networking Clock Generator. Description. Features. Block Diagram

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUICKSWITCH DOUBLE-WIDTH BUS SWITCH

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS 10-BIT BUS SWITCH WITH FLOW-THROUGH PINOUT

PI6LC48L0201A 2-Output LVDS Networking Clock Generator

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ACTIVE LOW ENABLES

LOW-VOLTAGE OCTAL BUS SWITCH

IDT74CBTLV3257 LOW-VOLTAGE QUAD 2:1MUX/DEMUX BUS SWITCH

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUICKSWITCH DOUBLE-WIDTH BUS SWITCH

QUICKSWITCH PRODUCTS 2.5V / 3.3V 8-BIT HIGH BANDWIDTH BUS SWITCH

Freescale Semiconductor, I

ASM5P2308A. 3.3 V Zero-Delay Buffer

ICS9DB Output PCI Express* Buffer with CLKREQ# Function DATASHEET. Description. Features/Benefits

A product Line of Diodes Incorporated. Description OUT0 OUT0# OUT1 OUT1# OUT2 OUT2# OUT3 OUT3#

PCI Express Jitter Attenuator

IDT74LVC245A 3.3V CMOS OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS AND 5 VOLT TOLERANT I/O

Pin Configuration and Selector Guide appear at end of data sheet. Typical Operating Circuits

LOW-VOLTAGE 10-BIT BUS SWITCH

Not recommended for new designs

PI6C182B. Precision 1-10 Clock Buffer. Features. Description. Diagram. Pin Configuration

3.3V 1GHz PRECISION 1:22 LVDS FANOUT BUFFER/TRANSLATOR WITH 2:1 INPUT MUX

3.3V, 3.2Gbps DIFFERENTIAL 4:1 LVDS MULTIPLEXER with INTERNAL INPUT TERMINATION

Low Skew, 1-to-9, Differential-to- HSTL Fanout Buffer PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

FIN1101 LVDS Single Port High Speed Repeater

TF10CP02 / TF10CP Gbps 2x2 LVDS Crosspoint Switches. Features. Description. Applications. Function Diagram. Ordering Information.

CMOS SyncFIFO 64 x 8, 256 x 8, 512 x 8, 1,024 x 8, 2,048 x 8 and 4,096 x 8 LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018

PART. *EP = Exposed pad. LVDS IN+ IN- PCB OR TWISTED PAIR. Maxim Integrated Products 1

M1U51264DS8HC1G, M1U51264DS8HC3G and M1U25664DS88C3G are unbuffered 184-Pin Double Data Rate (DDR) Synchronous

PI2PCIE2214. PCI Express 2.0, 1-lane, 4:1 Mux/DeMux Switch. Features. Description. Application. Pin Description. Block Diagram.

M2U1G64DS8HB1G and M2Y1G64DS8HB1G are unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Unbuffered Dual In-Line

QUICKSWITCH PRODUCTS HIGH-SPEED CMOS QUICKSWITCH 32-BIT MULTIWIDTH BUS SWITCHES

QUICKSWITCH PRODUCTS 2.5V / 3.3V 20-BIT DUAL PORT, HIGH BANDWIDTH BUS SWITCH

SCAN92LV090 9 Channel Bus LVDS Transceiver w/ Boundary SCAN

PCI Express Jitter Attenuator

Frequency Generator for Pentium Based Systems

LOW-VOLTAGE 24-BIT BUS EXCHANGE SWITCH

QUICKSWITCH PRODUCTS 2.5V / 3.3V 32-BIT HIGH BANDWIDTH BUS SWITCH

QUICKSWITCH PRODUCTS 2.5V / 3.3V 16-BIT HIGH BANDWIDTH BUS SWITCH

FIN1102 LVDS 2 Port High Speed Repeater

QUICKSWITCH PRODUCTS 2.5V / 3.3V 8:1 MUX / DEMUX HIGH BANDWIDTH BUS SWITCH

2.5V, 3.2Gbps, DIFFERENTIAL 4:1 LVDS MULTIPLEXER WITH INTERNAL INPUT TERMINATION

QUICKSWITCH PRODUCTS 2.5V / 3.3V 24-BIT HIGH BANDWIDTH BUS SWITCH

QUICKSWITCH PRODUCTS 2.5V/3.3V 20-BIT HIGH BANDWIDTH BUS SWITCH

TS2043 Preliminary CMOS IC

ICS Frequency Generator and Integrated Buffer. Integrated Circuit Systems, Inc. General Description. Applications.

Register Programmable Clock Generator AK8141

1000 Base-T, ±15kV ESD Protection LAN Switch

1000 Base-T, ±15kV ESD Protection LAN Switches

Features. Applications

74VCX00 Low Voltage Quad 2-Input NAND Gate with 3.6V Tolerant Inputs and Outputs

Transcription:

Freescale Semiconductor, Inc. TECHNICAL DATA Product Preview.8 V PLL :0 Differential SDRAM Clock Driver.8 V PLL :0 Differential SDRAM Order number: Rev, 08/2004 DATA SHEET Recommended Applications DDR II Memory Modules Zero Delay Board fan-out Features.8 V Phase Lock Loop Clock Driver for (DDR II) Applications Spread Spectrum Clock Compatible Operating Frequency: 00 MHz to 340 MHz to 0 differential clock distribution (SSTL_8) 52-Ball VF-BGA (FP-MAPBGA 0.65-mm pitch) and 40-Pin MLF (QFN) 52-lead Pb-free Package Available External Feedback Pins (, ) are used to synchronize the Outputs to the Input Clocks Single-Ended Input and Single-Ended Output Modes Meets or Exceeds JESD82-8 PLL Standard for PC2-3200/4300 Auto Power Down detect logic Switching Characteristics Cycle-to-Cycle Jitter (>65 Mhz): 40 ps max. Output-to-Output Skew: 40 ps max. DDR II MEMORY CLO / ZERO DELAY BUFFER VK SUFFIX 52-BALL FP-MAPBGA PAAGE CASE 544-0 EP SUFFIX 40-PIN MLF/QFN PAAGE CASE 545-0 Functional Description The is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock input pair (, ) to ten differential pairs of clock outputs (Yn, Yn) and to one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the input clocks (, ), the feedback clocks (, ), the LVCMOS control pins (OE, OS), and the analog power input (AV DD ). When OE is low, the clock outputs, except AVAILABLE ORDERING OPTIONS T A 52-Ball BGA 40-Pin QFN 0 C to 70 C VK (Pb-Free) EP (Pb-Free) FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in frequency. OS (output select) is a program pin that must be tied to or V DD. When OS is high, OE functions as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running. When AV DD is grounded, the PLL is turned off and bypassed for test purposes. When both clock inputs (, ) are logic low, the device enters in a low power mode. An input logic detection circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the PLL obtains phase lock between the feedback clock pair (, ) and the clock input pair (, ) within the specified stabilization time. The is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from 0 C to 70 C. IDT FREESCALE.8 V PLL :0 SEMICONDUCTOR Differential SDRAM ADVANCED Clock Driver CLO DRIVERS DEVICE DATA 547

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM Y0 OE OS AV DD Powerdown Control and Test Logic LD* LD* OR OE LD*, OS or OE PLL bypass Y0 Y Y Y2 Y2 Y3 Y3 Y4 Y4 Y5 PLL Y5 Y6 Y6 Y7 0 K 00 KΩ Y7 * The Logic Detect (LD) powers down the device when a logic low is applied to both and. Y8 Y8 Y9 Y9 FBOUT FBOUT Figure. Logic Diagram IDT.8 V PLL :0 Differential SDRAM Clock Driver 548 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 2

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM VF-MAPBGA (VK) PAAGE Y Y0 Y0 Y5 Y5 Y6 2 3 4 5 6 A Y Y2 Y2 A AV DD Y3 B C D E F G H J K Y6 Y7 Y7 OS OE FBOUT FBOUT Y8 EP PAAGE (TOP VIEW) Y3 Y4 Y4 Y9 Y9 Y8 Y Y Y0 Y0 Y5 Y5 Y6 Y6 Y2 Y2 A AV DD 40 39 38 37 36 35 34 33 32 3 30 2 29 3 4 5 6 7 8 28 27 26 25 24 23 9 22 0 2 2 3 4 5 6 7 8 9 20 Y7 Y7 FBOUT FBOUT OE OS Y3 Y3 Y4 Y4 Y9 Y9 Y8 Y8 40-Pin TE-QFN(6.0 x 6.0 mm Body Size, 0.5 mm Pitch, M0#220, Variation VJJD-2, E2 = D2 = 2.9 mm ±0.5 mm) Package Pinouts IDT.8 V PLL :0 Differential SDRAM Clock Driver FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 549 3

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM Table. Pin Configuration Pin BGA MLF I/O Function A G 7 Analog ground AV DD H 8 Analog power E 4 Input Clock input with a (0k to 00k) pulldown resistor E6 5 Input Complimentary clock input with a (0k to 00k) pulldown resistor F6 27 Input Feedback clock input 26 Input Complimentary Feedback clock input FBOUT H6 24 Output Feedback clock output FBOUT G6 25 Output Complimentary feeback clock output OE F5 22 Input Output Enable (asynchronous) OS D5 2 Input Output Select (tied to or V DD ) B2, B3, B4, B5, C2,C5,H2,H5, J2, J3, J4, J5 D2, D3, D4, E2, E5, F2, G2, G3, G4, G5 Y[0:9] A2, A, D, J, K3, A5, A6, D6, J6, K4 Y[0:9] A3, B, C, K, K2, A4, B6, C6, K6, K5 0 Ground, 6, 9, 5, 20, 23, 28, 3, 36 38, 39, 3,, 4, 34, 33, 29,9, 6 37, 40, 2, 2, 3, 35, 32, 30, 8, 7 Output Output Logic and output power Clock outputs Complimentary clock outputs Table 2. Function Table Inputs Outputs AV DD OE OS Y Y FBOUT FBOUT PLL H X L H L H L H Bypassed / OFF H X H L H L H L Bypassed / OFF L H L H L Z L Z L H Bypassed / OFF L L H L L Z Y7 Active L Z Y7 Active. L (Z) means the outputs are disabled to a low state meeting the I ODL limit in Table 5. H L Bypassed / OFF.8 V Nominal L H L H L Z L Z L H ON.8 V Nominal L L H L L Z Y7 Active L Z Y7 Active H L ON.8 V Nominal H X L H L H L H ON.8 V Nominal H X H L H L H L ON.8 V Nominal X X L L L Z L Z L Z L Z OFF X X X H H RESERVED IDT.8 V PLL :0 Differential SDRAM Clock Driver 550 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 4

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM Table 3. Absolute Maximum Ratings Over Free-Air Operating Range Parameter Value Supply voltage range, or AV DD 0.5 V to 2.5 V Input voltage range, V 2, 3 I, 2 Output voltage range, V O Input clamp current, I IK (V I < 0 or V I > ) Output clamp voltage, I OK (V O < 0 or V O > ) Continuous output current, IO (V O = 0 to ) Continuous current through each or 0.5 V to + 0.5 V 0.5 V to + 0.5 V ±50 ma ±50 ma ±50 ma ±00 ma Storage temperature range, T STG 65 C to 50 C. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 3. This value is limited to 2.5 V maximum. Table 4. Recommended Operating Conditions Rating Parameter Affected Pins Min Nom Max Unit Output supply voltage.7.8.9 V Supply voltage Low-level input voltage 2 AV DD V IL OE, OS,, 0.35 x V High-level input voltage 2 V IH OE, OS,, 0.65 x High-level output current I OH 9 ma Low-level output current I OL 9 ma Input differential-pair cross voltage V IX ( /2) 0.5 ( /2) +0.5 V Input voltage level V IN 0.3 +0.3 Input differential-pair voltage 2 (see Figure 9. Half-Period Jitter) V ID DC 0.3 +0.4 AC 0.6 +0.4 Operating free-air temperature 0 70 C. The PLL is turned off and bypassed for test purposes when AV DD is grounded. During this test mode, remains within the recommended operating conditions and not timing parameters are guaranteed. 2. V ID is the magnitude of the difference between the input level on and the input level on, see Figure 2. Time Delay between OE and Clock Output for definition. For and the V IH and V IL limits are used to define the DC low and high levels for the logic detect state. IDT.8 V PLL :0 Differential SDRAM Clock Driver FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 55 5

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM Table 5. Electrical Characteristics Over Recommended Free-Air Operating Temperature Range Description Parameter Affected Pins Test Conditions AV DD, Min Max Unit All inputs V IK I I = 8mA.7 V.2 V High output voltage V OH I OH = 00 µa.7 to.9 V 0.2 V I OH = 9 ma.7 V. Low output voltage V OL I OL = 00 µa.7 to.9 V 0. V I OL = 9 ma.7 V 0.6 Output disable current I ODL OE = L, V ODL = 00 mv.7 V 00 µa Output differential voltage V OD.7 V 0.5 V Input leakage current I I, V I = or.9 V ± 250 µa OE, OS,, V I = or.9 V ± 0 Static supply current I DDQ + I ADD I DDLD and = L.9 V 500 µa Dynamic Supply current I DDQ + I ADD, see Note for CPD calculation I DD and = 270 MHz all outputs open.9 V 300 ma. Total I DD = I DDQ + I ADD = F * C PD *, solving for C PD = (I DDQ + I ADD )/(F * ) where F is the input Frequency, is the power supply and C PD is the Power Dissipation Capacitance. Table 6. Timing Requirements Over Recommended Free-Air Operating Temperature Range Operating clock frequency, 2 Application clock frequency, 3 Timing Requirements AV DD, =.8 V ± 0. V. The PLL must be able to handle spread spectrum induced skew. 2. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to meet the other timing parameters. (Used for low speed system debug.) 3. Application clock frequency indicates a range over which the PLL must meet all timing parameters. 4. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal after power up. During normal operation, the stabilization time is also the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal when and go to a logic low state, enter the power-down mode and later return to active operation. and may be left floating after they have been driven low for one complete clock cycle. Min Max Unit 25 340 MHz 60 340 MHz Input clock duty cycle 40 60 % Stabilization time 4 5 µs IDT.8 V PLL :0 Differential SDRAM Clock Driver 552 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 6

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM Table 7. Switching Characteristics over Recommended Free-Air Operating Temperature Range Unless Otherwise Noted (see Notes) Description Parameter Diagram AV DD, =.8 V ± 0. V Min Nom Max OE to any Y/Y ten see Figure 8 ns OE to any Y/Y tdis see Figure 8 ns Cycle-to-Cycle period jitter tjit(cc+) see Figure 4 0 40 ps tjit(cc ) 0 40 ps Static phase offset t(ϕ) see Figure 5 50 50 ps Dynamic phase offset t(ϕ)dyn see Figure 0 50 50 ps Output clock skew tsk(o) see Figure 6 40 ps Period Jitter tjit(per) see Figure 7 40 40 ps Half -period jitter tjit(hper) see Figure 8 75 75 ps Output Enable slr(i) see Figure 3 and Figure 9 NOTES:. There are two different terminations that are used with the following tests. The loadboard in Figure 2. IBIS Model Output Load is used to measure the input and output differential-pair cross voltage only. The loadboard in Figure 3. Output Load Test Circuit is used to measure all other tests. For consistency, equal length cables must be used. 2. Static Phase offset does not include Jitter. 3. Period Jitter and Half-Period Jitter specifications are separate specifications that must be met independently of each other. 4. The Output Slew Rate is determined form the IBIS model into the load shown in Figure 4. Output Load Test Circuit 2. It is measured single ended. 5. To eliminate the impact of input slew rates on static phase offset, the input slew rates of Reference Clock Input, and Feedback Clock Input, are recommended to be nearly equal. The 2.5 V/ns slew rates are shown as a recommended target. Compliance with these Nom values is not mandatory if it can be adequately demonstrated that alternative characteristics meet the requirements of the registered DDR2 DIMM application. Unit 0.5 V/ns Input clock slew rate, measured single ended 2.5 4 Output clock slew rate, measured single ended slr(o) see Figure 3 and Figure 9.5 2.5 3 V/ns Output differential-pair cross voltage V OX see Figure 2 ( /2) 0. ( /2) + 0. V SSC modulation frequency 30 33 khz SSC clock input frequency deviation 0.0 0.5 PLL Loop bandwidth ( 3dB from unity gain) 2.0 MHz IDT.8 V PLL :0 Differential SDRAM Clock Driver FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 553 7

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM TEST CIRCUIT AND SWITCHING WAVEFORMS VDD CU877 V 60 Ω 60 Ω VDD/2 V Figure 2. IBIS Model Output Load CU877 SCOPE Z=60 Ω L=2.97" Z=60 Ω R=MΩ C=pF L=2.97" R=MΩ C=pF Figure 3. Output Load Test Circuit /2 CU877 C=0pF Z=60 Ω - /2 Z=50 Ω SCOPE L=2.97" Z=60 Ω R=0 Ω Z=50 Ω V TT R=MΩ L=2.97" C=0pF R=0 Ω V TT R=MΩ - /2 - /2 Figure 4. Output Load Test Circuit 2 Note: V TT = IDT.8 V PLL :0 Differential SDRAM Clock Driver 554 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 8

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM TEST CIRCUIT AND SWITCHING WAVEFORMS (Continued) t cycle n t cycle n+ t jit(cc) = t cycle n - t cycle n+ Figure 5. Cycle-to-Cycle Period Jitter t (ø) n t (ø) n+ t (ø) = n=n t (ø) n N (N is a large number of samples) Figure 6. Static Phase Offset Yx Yx t sk(0) Figure 7. Output Skew IDT.8 V PLL :0 Differential SDRAM Clock Driver FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 555 9

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM TEST CIRCUIT AND SWITCHING WAVEFORMS (Continued) t cycle n f 0 t jit(per) = t cycle n f 0 Figure 8. Period Jitter t half period n t half period n+ f 0 t jit(hper) = t cycle n 2 * f 0 n = any half cycle Figure 9. Half-Period Jitter 80% 80% Clock Inputs and Outputs, OE 20% 20% tr(i), tr(0) tf(i), tf(0) V80% - V20% slrr(i/o) = tr(i/o) V80%- V20% slrf(i/o) = tf(i/o) Figure 0. Input and Output Slew Rates IDT.8 V PLL :0 Differential SDRAM Clock Driver 556 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 0

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM TEST CIRCUIT AND SWITCHING WAVEFORMS (Continued) SSC OFF SSC ON t (ø) SSC OFF SSC ON t (ø) t(ø) dyn t(ø) dyn t(ø) dyn t(ø) dyn Figure. Dynamic Phase Offset OE 50% t en Y/Y 50% OE 50% Y Y t dis 50% Figure 2. Time Delay between OE and Clock Output IDT.8 V PLL :0 Differential SDRAM Clock Driver FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 557

.8 V PLL :0 Differential SDRAM Clock Driver NETCOM RECOMMENDED FILTERING FOR THE ANALOG POWER SUPPLY (AV DD ) VDDQ R ohm Bead 0603 AVDD R 4.7 uf 206 4.7 uf 206 4.7 uf 206 PLL CARD VIA A NOTES:. Place the 2200pF capacitor close to the PLL 2. Use a wide trace for the PLL analog power and ground. Connect PLL and caps to A to A trace & connect trace to one via (farthest from PLL). 3. Recommended bead: Fair Rite P/N 250603607Y0 or equivalent (0.8 Ohm DC max, 600 Ohms @ 00 MHz) Figure 3. AV DD Filtering IDT.8 V PLL :0 Differential SDRAM Clock Driver 558 FREESCALE SEMICONDUCTOR ADVANCED CLO DRIVERS DEVICE DATA 2

PART NUMBERS INSERT.8 V PLL PRODUCT :0 Differential NAME AND SDRAM DOCUMENT Clock Driver TITLE NETCOM Innovate with IDT and accelerate your future networks. Contact: www.idt.com For Sales 800-345-705 408-284-8200 Fax: 408-284-2775 For Tech Support netcom@idt.com 480-763-2056 Corporate Headquarters Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 9538 United States 800 345 705 +408 284 8200 (outside U.S.) Asia Pacific and Japan Integrated Device Technology Singapore (997) Pte. Ltd. Reg. No. 99707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 Europe IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 372 363 339 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA XX-XXXX-XXXXX