Cadence SPB: What s New in 16.6 QIR 8 (HotFix 38)

Size: px
Start display at page:

Download "Cadence SPB: What s New in 16.6 QIR 8 (HotFix 38)"

Transcription

1 Cadence SPB: What s New in 16.6 QIR 8 (HotFix 38) This document describes the new features and enhancements in Cadence SPB products in 16.6 Quarterly Incremental Release (QIR) 8- HotFix38. The products covered are: Cadence SiP Layout and Allegro Package Designer (APD) Allegro Design Entry HDL Allegro FPGA System Planner OrCAD Capture Cadence PSpice 2014 Cadence, Allegro, OrCAD, and PSpice are registered trademarks of Cadence Design Systems, Inc. in the United States and/or other jurisdictions. October Product Version 16.6

2 This document describes the new features and enhancements in Allegro PCB Editor16.6 QIR 8. Route Interconnect Optimization on page 19 Productivity Enhancements on page 35 Add Arc Prototype on page 42 RF PCB Enhancements on page 44 October Product Version 16.6

3 Route Interconnect Optimization A major effort targeted at improving the productivity and efficiency aspects of the interactive routing environment continues throughout the 16.6 Incremental releases. The suite of commands below require enabling of the Design Planning product option. Auto Connect on page 20 Create Flow on page 23 Trim to Breakout, Delete Breakout, and Compress Route on page 27 October Product Version 16.6

4 Auto Connect New Out of the box auto-interactive technology is designed to accelerate the routing process with the user in full control. Simply select a group of rats, then make layer setting adjustments. High quality results that compare to hand-routed efforts are produced in a fraction of time it takes to route the same signals interactively. Steps 1. Invoke Auto Connect from the Route Unsupported Prototypes menu October Product Version 16.6

5 2. Review the layer settings in the Options Panel and decide whether to use the Ripup Existing etch option. 3. Select one or a group of rat lines (may also select clines or bundles) October Product Version 16.6

6 4. High Quality results produced by underlying auto-routing engine. October Product Version 16.6

7 Create Flow Create Flow is a new command that easily allows you to draw a guided route path (similar to drawing etch) and automatically route the connections using AiBT or Auto Connect. A persistent bundle is created for the rats using the layering and path from Create Flow. Create Flow can be used on rats, clines, or existing bundles. This feature allows you to easily re-flow and auto-route an existing bus. Steps 1. Make sure you are in the Flow Planning application mode 2. Select a group of rats, right-click, and choose Create Flow from the pop-up menu. October Product Version 16.6

8 3. Set the options correctly as shown a. Select layer(s) b. Consider selecting Auto-blank other rats to improve efficiency c. Select Auto Connect d. Consider selecting Compress option to pack clines if routing groups/lanes October Product Version 16.6

9 e. Manually draw a route flow path from source to destination. October Product Version 16.6

10 4. Right-click and choose Done to invoke the Auto Connect command. The connections will be auto-routed and compressed to the min DRC gap. October Product Version 16.6

11 Trim to Breakout, Delete Breakout, and Compress Route The new Trim to Breakout, Delete Breakout, and Compress commands provide additional capabilities to deliver a complete environment for multi-stage routing. This collection of features gives you the ability to manipulate, change, or re-route the individual breakout or trunk of existing bus routing. These features are exposed through bundle based commands. These new capabilities and use models provide an efficiency gain for you over tradition manual routing methods. Commands available for multi-stage routing Existing commands from QIR7: Auto-I Breakout Both Ends, Auto-I Breakout Closest End, Auto-I Trunk Route New Prototypes in QIR8 (all commands are currently bundle based) Trim to Breakout New command that removes the trunk routing of a bus; also trims or extends existing dangling breakout etch. Delete Breakout New command to remove breakout routing from one side of existing bus routing. Compress Route New command to compress existing trunk routing of a bus to min DRC gap The ends (gather points) of a bundle defines where the Breakout and Trunk routing are separated. When moving a gather point of a bundle, a dynamic line is drawn that shows where the breakout and trunk separation occurs. Trim to Breakout 1. Make sure you are in the Flow Planning application mode October Product Version 16.6

12 2. Select an existing bundle on a fully routed bus, right-click, and choose Auto-I Trim to Breakout from the pop-up menu. October Product Version 16.6

13 The trunk routing will now be deleted. This allows you to quickly modify the remaining breakout routing sections, move a component, or change the path of the bundle and invoke Auto-I Trunk Route to auto route following the new path. October Product Version 16.6

14 Trim to Breakout may also be used to extend or trim existing breakout routing. Below is a picture where one bundle has been moved closer to the component and the breakout was trimmed, and the other bundle was moved farther from the component and the breakout routing was extended. October Product Version 16.6

15 Delete Breakout 1. Make sure you are in the Flow Planning application mode 2. Select an existing bundle on a fully routed bus, right-click, and choose Auto-I Delete Breakout from the pop-up menu. The breakout routing from the closest end of the bus will be deleted (relative to where the command was invoked). Removing the breakout allows you to easily generate an October Product Version 16.6

16 alternate breakout solution or to move the component and then reconnect the bus using Auto-interactive routing commands. October Product Version 16.6

17 Compress Route 1. Make sure you are in the Flow Planning application mode 2. Select an existing bundle on a fully routed bus, right-click, and choose Auto-I Compress Route from the pop-up menu. Note: If the bus was originally routed by hand, quickly create a bundle for the existing routing to allow invoking the Compress Route command. October Product Version 16.6

18 The routing will be compressed to min Spacing DRC value. The routing will be compress towards the center of the existing clines selected. October Product Version 16.6

19 Productivity Enhancements Min AirGap The Min AirGap command is available from the Display Unsupported Prototype menu. It currently exists in the SiP product and based on its popularity, it has been made available to PCB customers. Use Min AirGap to check for minimum gap across the entire path of two adjacent clines. October Product Version 16.6

20 New Drafting Commands New drafting commands are now available within all products from the Manufacture menu. They are also available in General Edit application mode when hovering over the applicable objects and right-clicking. Extend Segments This command allows you to extend line and arc segments to a projected intersection point. When invoked from the menu, you are prompted to Select object to extend. After an object is selected, you are prompted to specify another object with which the first object should October Product Version 16.6

21 intersect. Once the second object is selected, the two objects are temporarily extended and highlighted to show the possible intersection points. Trim Segments This command allows you to remove portions of line and arc segments that extend beyond specified intersection points. When invoked from the menu, you are prompted to Select object to trim. After an object is selected, you are prompted to select another object intersecting the first. At this point, you are prompted to Select side of segment(s) to trim, after which one or both objects can be trimmed by making successive picks on either object to one or the other side of the intersection point. Delete by Line This command allows you to remove the portion of lines, arcs, and segments lying on one side of a user-specified cut line. When invoked from the menu, you are prompted to Select object(s) to cut, after which you are prompted to Specify start point of cut line, and subsequently, after a start point is selected, Specify end point of cut line. Once you specify two points on the canvas, you are again prompted to Select the side to remove. When you next specify a point on the canvas, all of the selected objects on the same side of the cut line as that point are removed. October Product Version 16.6

22 Note: Note that if a segment is selected, the cut extends only to the end of that segment. If a line/cline is selected, the cut extends across segments to the end of the line. Delete by Rectangle This command allows you to remove the portion of lines, arcs, segments, and vias lying within a user-specified cut rectangle. When invoked from the menu, you are prompted to Select object(s) to cut, after which you are prompted to Specify start point of cut rectangle, and subsequently, after a start point is selected, Specify end point of cut rectangle. Once you specify two points on the canvas, the portions of the preselected objects lying within the cut rectangle are removed. Offset Copy This command allows you to make multiple copies of a variety of objects offset from the original(s) by a specific X and/or Y value. When invoked from the menu, the Options pane is updated to provide fields for entering X and Y offset values, the number of repetitions to perform, and width/font values that can be applied to any line objects created, and you are October Product Version 16.6

23 prompted to Select the element(s) to copy. Once you select objects, copies are created offset from the original location by the values presently specified in the Options pane. Offset Move This command allows you to move a variety of objects by a specific X and/or Y offset. When invoked from the menu, the Options pane is updated to provide fields for entering X and Y offset values, and you are prompted to Select element(s) to move. Once you select objects they are moved from their current location by the offset presently specified in the Options pane. Add Perpendicular Line This command allows you to add a line perpendicular to another line already in the design. When invoked from the menu, you are prompted to Specify reference object of start point. After a pick is made, a rubber band line appears, with the reference object or start point as its first end point, and you are prompted to specify either the end point or reference object. Once another pick is made, a line is added perpendicular to the reference object and extending from that object to the start/end point. Add Parallel Line This command facilitates the creation of lines parallel to existing lines. When invoked from the menu, you are prompted to Select object(s) to add parallel line(s). After one or more objects are selected, you are prompted to specify a side of the selected line(s) to guide where October Product Version 16.6

24 new lines are to be created. The offset of the new line(s) from the original is determined by the Offset field in the Options pane, and the number of copies to be created is controlled by the Repetitions field in the same form. Once a side is chosen, one or more lines are created parallel to the reference object. At this point the command can continue by adding more lines or finish on choosing Done/Cancel from the pop-up menu. Add Tangent Line This command allows you to add one or more lines tangent to existing circles or arcs. When invoked from the menu, you are prompted to Select first tangent object. After a pick is made, you are prompted to Select *the+ second tangent object. Once this second object is picked, temporary lines are inserted representing all possible tangent lines between the two objects and you are prompted to Select tangent line(s). At this point you can click on one or more of the possible tangents, thus selecting those lines for insertion in to the database. When satisfied, finish by choosing Done/Cancel from the pop-up menu. Relative Copy This command allows you to make copies of a variety of objects mirrored from the original(s) relative to a line. When invoked from the menu, the Options pane in the mini-status area is updated to provide a Relative Mode field that controls the line around which the copies should be mirrored, and you are prompted to Select object(s) to copy. Horizontal Line or Vertical Line indicates that the mirror line will be fixed as such, whereas Odd Line provides for mirror lines at other angles. Once objects are selected, you are prompted for an origin point. Once this is provided, the potential object copies become dynamically visible in the canvas, and you are asked to make one further pick to establish the actual point for the new objects, at which time the copies are created. At this point the command can continue by copying more objects or finish on choosing Done/Cancel from the pop-up menu. The Odd Line option operates in one of two modes providing rotation options analogous to the spin command, with the rotation angle field controlling what angles are permissible. (0 implies any angle, whereas other values imply rotations only in multiples of that value.) When the rotation type is incremental, spinning the mirror line updates the rotation applied to the target objects, whereas absolute means that only the actual value in the rotation angle field will be applied relative to the mirror line. Relative Move This command allows you to move a variety of objects mirrored from the original location relative to a line. When invoked from the menu, the Options pane in the mini-status area is updated to provide a Relative Mode field that controls the line around which the objects October Product Version 16.6

25 should be moved, and you are prompted to Select object(s) to move. Horizontal Line or Vertical Line indicates that the relative line will be fixed as such, whereas Odd Line provides for relative lines at other angles. Once objects are selected, you are prompted for an origin point. Once this is provided, the potential object copies become dynamically visible in the canvas, and you are asked to make one further pick to establish the actual point for the new location. At this point the command can continue by moving more objects or finish on choosing Done/Cancel from the pop-up menu. The Odd Line option operates in one of two modes providing rotation options analogous to the spin command, with the rotation angle field controlling what angles are permissible. (0 implies any angle, whereas other values imply rotations only in multiples of that value.) When the rotation type is incremental, spinning the mirror line updates the rotation applied to the target objects, whereas absolute means that only the actual value in the rotation angle field will be applied relative to the mirror line. Connection Lines This command facilitates the creation of lines to connect existing lines. When invoked from the menu, you are prompted to Select first object to connect. After a pick is made, you are prompted to Select the second object to connect. Once this second object is picked, temporary lines are inserted representing all possible connect lines between the two objects and you are prompted to Select connect line. At this point, you can click on the possible line, thus selecting it for insertion in to the database. When satisfied, you can finish by choosing Done/Cancel from the po-up menu. October Product Version 16.6

26 Add Arc Prototype An enhanced add arc command prototype is now available within all products, as long as Hide All Unsupported Prototypes in Setup User Preferences is not checked. The command appears under Add Unsupported Prototypes. When the command is invoked, the Options pane of the mini-status area offers the user a variety of ways to specify the parameters of the arc being created. In each case, you make a series of three picks on the graphics canvas which describe the characteristics of the arc. In several cases, dynamics are employed to the effect of possible picks. Start, Center, End - Pick 1 identifies the start of the arc, pick 2 the center, and pick 3 the end. Start, Center, Angle - Pick 1 identifies the start of the arc, pick 2 the center, and pick 3 the angle between the start-to-center and center-to-end line segments. Start, Center, Length - Pick 1 identifies the start of the arc, pick 2 the center, and pick 3 the length of the arc. Start, End, Angle -Pick 1 identifies the start of the arc, pick 2 the end, and pick 3 the angle between the start-to-center and center-to-end line segments. Start, End, Direction - Pick 1 identifies the start of the arc, pick 2 the end. In addition, pick 2 is also interpreted as the start point, and pick 3 as the end point of a line tangent to the arc being created. Start, End, Radius - Pick 1 identifies the start of the arc, pick 2 the end, and pick 3 the radius if the arc being created. October Product Version 16.6

27 Center, Start, End - Pick 1 identifies the center of the arc, pick 2 the start, and pick 3 the end. Center, Start, Angle - Pick 1 identifies the center of the arc, pick 2 the start, and pick 3 the angle between the start-to-center and center-to-end line segments. Center, Start, Length - Pick 1 identifies the center of the arc, pick 2 the start, and pick 3 the length of the arc. For angle options, the Lock angle field provides the opportunity explicitly to specify particular angle values, while the Lock length field provides the same capability for lengths. Width and font characteristics of the new arc can also be controlled by Line width and Line font fields, which operate in the same manner in numerous other Allegro commands. Active class and subclass controls are also provided, again in accordance with general Allegro practice. October Product Version 16.6

28 RF PCB Enhancements In this release, following enhancements have been made in autoplace command in RF PCB: Autoplace Enhancements Canvas Selection Support for Net Exclusion Interactive Repackaging Support New Icon to Indicate Out-of-Sync Symbol Canvas Selection Support for Net Exclusion A new RMB menu Set Net Exception has been added to pick nets from the design canvas for exclusion in autoplace process. October Product Version 16.6

29 Interactive Repackaging Support In QIR 8, autoplace command has enhanced to support snapping to pad edge during interactive repackage process. Snapping to pad edge is enabled if Enable snap to pad edge is checked. For more information, see Interactive Repackaging or Autoplacement with Snap to Pad Edge in Allegro User Guide: Working with RF PCB. New Icon to Indicate Out-of-Sync Symbol For the components and groups that have inconsistent parameters and are out-of-sync with their placed symbols the icon is now displayed in blue color. October Product Version 16.6

30 Cadence SiP Layout and Allegro Package Designer (APD) Cadence SiP Layout and Allegro Package Designer (APD) This section describes the new features and enhancements in Cadence SiP Layout and Allegro Package Designer (APD) 16.6 QIR 8. Ignoring Same Net Objects While Voiding on page 47 Generating Clines with Rounded Outside Corners on page 48 Checking Solder Mask on Fingers with No Wire on page 49 New Advanced Package Router Tutorial and Video on page 49 Note: The new features listed for on page 18 are also available from Cadence SiP Layout and Allegro Package Designer (APD). October Product Version 16.6

31 Cadence SiP Layout and Allegro Package Designer (APD) Ignoring Same Net Objects While Voiding The void adjacent layer shapes command generates manual voids around objects of all kinds in shapes on specified layers; for example, to ensure that a high-speed signal has no interference from nearby power nets, or you might want to reserve space in that shape for future routing. By default, voids are created in any shape within the specified distance of the selected objects. Use the new Create voids in shapes on same net option to specify that voids should not be created in the shape if it is on the same net as the selected item. This option is selected by default. October Product Version 16.6

32 Cadence SiP Layout and Allegro Package Designer (APD) Generating Clines with Rounded Outside Corners You can now select the Round outside corners at vertices option in the Stream Out dialog box (Manufacture Stream Out) to ensure rounded outside corners of bends in the clines to match the display and DRC checking done in the main layout. This option is available only if Output all clines as boundaries is selected. Not selected by default. October Product Version 16.6

33 Cadence SiP Layout and Allegro Package Designer (APD) Checking Solder Mask on Fingers with No Wire You can now check bond fingers opening in solder mask with no wire bonds attached to them. Set the ADRC_SM_UNWIRED_FGRS environment variable and run the rule Wire Substrate End On Finger To Solder Mask Edge Gap. Note that the Wire Substrate End On Finger To Solder Mask Edge Gap rule itself has not changed. With the variable set, the rule will check if a finger with no wire is fully exposed in solder mask. If the finger is fully or partially covered, DRC marker will be created. The marker will show a constraint Minimum Bond Wire Substrate End on Bondfinger To Merged Soldermask Spacing on the marker, but the constraint value will be 0. New Advanced Package Router Tutorial and Video A new tutorial, Advanced Package Router Tutorial, is now available that uses a flip-chip, single die design to walk you through the various steps to route a design using Advanced Package Router. The tutorial has a design database that you can use to try out the routing steps. The tutorial also contains a multimedia demonstration or video that shows the various steps performed in the tutorial. This tutorial can work as quick reference for the routing steps and pre-configuration of constraints as well as to understand the interfaces. Note: You can open the tutorial from Cadence Help or look it up in Cadence Online Support. October Product Version 16.6

34 Allegro Design Entry HDL Allegro Design Entry HDL This section describes the new features and enhancements in Allegro Design Entry HDL 16.6 QIR 8. Port Groups on page 50 Variant Operations in Design Entry HDL on page 50 Replace Component Validation in Variant Editor on page 51 Port Groups Starting with this release, Design Entry HDL provides support for port groups. A port group is an interface port on a hierarchical symbol that corresponds to a net group used in the lowerlevel schematic. Using port groups, connections to net group members can be created at a higher level of the hierarchy, thus further speeding up the task of capturing connectivity. For more details, see the Cadence document Working With Net Groups and Port Groups. Variant Operations in Design Entry HDL Variant-related tasks such as creating, editing, and deleting variants, marking components to variants, replacing components in a variant can now be performed in Design Entry HDL itself. In the schematic canvas, using the Variants menu and toolbar, you can switch from the base schematic view to the variant view. When you select a variant, only variant-specific information is displayed on the schematic canvas. The Variants menu command, corresponding to the Variant tool bar, which was earlier under the View menu in the schematic canvas is now a main menu named Variants. For more information, see the Managing Variants in Design Entry HDL section in Allegro Design Entry HDL User Guide. October Product Version 16.6

35 Allegro Design Entry HDL Replace Component Validation in Variant Editor When you now replace a component in Variant Editor or in the schematic variant view, Variant Editor checks whether the two components the component that is being replaced and the component that will replace the selected component have the same or compatible footprints, that is, JEDEC_TYPE properties. If the footprints are not compatible, a warning message is displayed. For more information, see the Replacing Components section in Design Variance User Guide. October Product Version 16.6

36 Allegro FPGA System Planner Allegro FPGA System Planner This section describes the new features and enhancements in Allegro FPGA System Planner16.6 QIR 8. New Device Support on page 53 Archiving FSP Project on page 53 Adding Text (Notes) on page 54 Enabling and Disabling Symbol Generation Process on page 54 Interleaving Bus Allocation on page 54 Support for Hierarchical Split Symbols on page 56 Enhanced Import Allegro Wizard on page 56 Additional Enhancements on page 56 October Product Version 16.6

37 Allegro FPGA System Planner New Device Support This section describes new devices that are added in the current release. Name Stratix V GS 5SGSMD5K3F40I3N 5SGSED6K3F40I3N Virtex UltraScale Description - Virtex UltraScale FPGAs provide the highest system capacity, bandwidth, and performance. UltraScale devices offer both High-performance (HP) and high-range (HR) IO banks. The HP IO banks supports highspeed memory with voltages up to 1.8 v, while the HR IO banks supports a wider range of I/O standards with voltages up to 3.3v. UltraScale devices also manage simple clocking requirements with dedicated global clocks distributed on clock routing. Note: The Virtex UltraScale parts are early release parts and are partially qualified. Archiving FSP Project You can now save a project (.fsp) and all the related files (design, library, and output files) in a different directory and also create a archive file of the directory. You can either use the ArchiveProject TCL command or choose File Archive Project to archive a project. October Product Version 16.6

38 Allegro FPGA System Planner Adding Text (Notes) In the current release, you can now add text (notes) to the Canvas by using Add Design Notes from the Canvas toolbar. Enabling and Disabling Symbol Generation Process In the current release, you can customize the usage of symbols. You can either restrict to use the symbols from central library or use the FSP generated symbols. To restrict the symbol usage, you can enable or disable the DE-HDL symbol generation process. To hide all the symbol generation options, add the is_allow_symbol_generation variable in the config.ini file. Interleaving Bus Allocation In the current release, a new bus allocation, interleaving is introduced to support interleaving bus connection at the die level. The following example demonstrates how the interleaving allocation works. October Product Version 16.6

39 Allegro FPGA System Planner Consider you select the buses, read[0:4] and write[0:4] for interleaving allocation. When you run the design, FSP allocates the bus signals as shown in the following figure. October Product Version 16.6

40 Allegro FPGA System Planner Support for Hierarchical Split Symbols In the current release, when doing Engineering Change order (ECO), you can retain splits of FSP or FPGA hierarchical blocks that were created using the hierarchical split symbols (HSS) feature in DE-HDL. Open the FSP generated schematic in DE-HDL and split the blocks using HSS. After splitting, it is recommended that you do not instantiate the split blocks in DE-HDL. To retain the split blocks, close DE-HDL and regenerate schematics with the Preserve Schematic option unchecked in FSP. Open DE-HDL and note that the split blocks are instantiated. Enhanced Import Allegro Wizard In the current release, the Import Allegro Wizard is enhanced to support connectivity import from a board. When you import components, you can use the existing rules or symbol files to specify the mapping information for the extracted component. In case you do not specify or have rules or a mapping file, the wizard creates a dummy rules file based on the component symbol and DRA file. For detailed information about the columns, fields, and options of Import Allegro Wizard, click Help. When you click Help, a pane appears at the right side of the page. Additional Enhancements Significant enhancements have been made in the following sections: Various fonts are appended to the list of the Font Settings section in Preferences. A new shortcut toolbar is introduced in the Design Connectivity Window. Use this toolbar to work faster and perform certain operations that are relevant to the selected rows, such as device row, bank row, interface row, group row, or pin row in the Design Connectivity window. You can access this toolbar by clicking the rows. The toolbar buttons may vary based on the rows you select in the Design Connectivity window. You can now see the available and total I/Os of a device instance in number and percentage (<Available I /O pins/total I/O Pins>) in the Properties window. You can now hide a column in the Design Connectivity Window. Right-click on the header of a column and select Hide Column. You can now edit an interface part (RTF file), even if the part is not linked to the symbol and DRA files. Right-click and choose Rules Edit Rules to edit the interface part. October Product Version 16.6

41 Allegro FPGA System Planner In the current release, updating hierarchical pages of FPGA using the Update FPGA Hierarchical Page option is no longer supported. It is recommended to generate complete schematics. October Product Version 16.6

42 OrCAD Capture OrCAD Capture This section describes the new features and enhancements in OrCAD Capture 16.6 QIR 8. New Book in Learning PSpice on page 59 Enhancements in PSpice Component Menu on page 61 Setting Character Limit Across Projects on page 63 Option to Disable Autobackup on page 64 October Product Version 16.6

43 OrCAD Capture New Book in Learning PSpice A new book, Analyses Using PSpice, has been added in Learning PSpice. This book contains the following chapters: Introduction Transient Analysis AC Analysis Introduction This chapter covers the basic steps of PSpice simulation with a simple example. October Product Version 16.6

44 OrCAD Capture Transient Analysis This chapter covers transient analysis of a simple RC circuit and plots the voltage and the current across a capacitor using PSpice. AC Analysis This chapter covers AC analysis of a simple RC circuit to determine the nodal voltage and the current across a capacitor. It also covers the following: AC sweep of an RC circuit Bode Plot function of the Plot Window Templates to determine the gain and phase Noise analysis to determine total voltage spectral density. Note: You can access Learning PSpice only in the Capture-PSpice flow. To access Learning PSpice, choose Help Learning PSpice in Capture. October Product Version 16.6

45 OrCAD Capture Enhancements in PSpice Component Menu Light-Emitting Diode (LED) A new option, LED, is now available from the PSpice Component menu. Using LED, you can model the light-emitting diode (LED) forward characteristics at ambient temperature. Model a LED using this application using typical forward characteristics as input, some of which are following: reverse leakage current breakdown voltage maximum power dissipation forward current October Product Version 16.6

46 OrCAD Capture Noise Sources A new type of Independent Sources, Noise Sources, is now available in the Independent Sources window. You can calculate the following type of noises using Noise Independent Sources: Voltage and Current Noise Sources DC Noise Sine Noise Pulse Noise Exponential Noise Random Noise October Product Version 16.6

47 OrCAD Capture Note: To access LED, choose Place PSpice Component Modeling Application LED. To access Noise source in Independent Sources, choose Place PSpice Component Source Independent Sources. Setting Character Limit Across Projects A new option has been added in the Extended Preferences Setup window to save the character limit in the INI file instead of a project. The new option is listed under Netlist groups and can be accessed from Accessories Cadence Tcl/Tk Utilities Utilities Tcl/ Tk Applications Dashboard Extended Preferences. Alternatively, you can use the following TCL command to save the character limit in the INI file: SetOptionString "AllegroCharLimitInINI" "TRUE" October Product Version 16.6

48 OrCAD Capture Option to Disable Autobackup You can now disable the Autobackup INI option using the following TCL command: SetOptionString "DisableAutobackup" "TRUE" October Product Version 16.6

49 Cadence PSpice Cadence PSpice This section describes the new features and enhancements in Cadence PSpice 16.6 QIR 8. Enhancements in Learning PSpice on page 66 New Keyword for Iteration Count in Transient Analysis on page 66 October Product Version 16.6

50 Cadence PSpice Enhancements in Learning PSpice A new book, Analyses Using PSpice, has been added in Learning PSpice. This book contains the following chapters: Introduction Transient Analysis AC Analysis Note: You can access Learning PSpice in the Capture - PSpice flow only. To access Learning PSpice, choose Help Learning PSpice in Capture. New Keyword for Iteration Count in Transient Analysis A new keyword, that is, ITERCOUNT, has been added in PSpice. ITERCOUNT is the iteration count for each time step in the transient analysis. For example, you can add the iteration count as a trace in the probe data file using the following command:.probe P(ITERCOUNT) October Product Version 16.6

Cadence SPB: What s New in 16.6 Quarterly Incremental Release 003

Cadence SPB: What s New in 16.6 Quarterly Incremental Release 003 Cadence SPB: What s New in 16.6 Quarterly Incremental Release 003 This document describes the new features and enhancements in Cadence SPB products in 16.6 Quarterly Incremental Release (QIR) 3. The products

More information

OrCAD PCB Editor Menu comparison

OrCAD PCB Editor Menu comparison A Parallel Systems Technical Note OrCAD PCB Editor menu comparison OrCAD PCB Editor Menu comparison Cadence introduced a new easy to use menu in the 16.6-2015 (Hotfix S051) release. This new menu structure

More information

Lesson 5: Board Design Files

Lesson 5: Board Design Files 5 Lesson 5: Board Design Files Learning Objectives In this lesson you will: Use the Mechanical Symbol Editor to create a mechanical board symbol Use the PCB Design Editor to create a master board design

More information

Getting started. Starting Capture. To start Capture. This chapter describes how to start OrCAD Capture.

Getting started. Starting Capture. To start Capture. This chapter describes how to start OrCAD Capture. Getting started 1 This chapter describes how to start OrCAD Capture. Starting Capture The OrCAD Release 9 installation process puts Capture in the \PROGRAM FILES\ORCAD\CAPTURE folder, and adds Pspice Student

More information

Creating a PCB Design with OrCAD PCB Editor

Creating a PCB Design with OrCAD PCB Editor Creating a PCB Design with OrCAD PCB Editor This guide is focused on learning how to create a PCB (Printed Circuit board) design. The guide will make use of the PCB Flow menu that is part of this workshop

More information

APPENDIX-A INTRODUCTION TO OrCAD PSPICE

APPENDIX-A INTRODUCTION TO OrCAD PSPICE 220 APPENDIX-A INTRODUCTION TO OrCAD PSPICE 221 APPENDIX-A INTRODUCTION TO OrCAD PSPICE 1.0 INTRODUCTION Computer aided circuit analysis provides additional information about the circuit performance that

More information

EE 210 Lab Assignment #2: Intro to PSPICE

EE 210 Lab Assignment #2: Intro to PSPICE EE 210 Lab Assignment #2: Intro to PSPICE ITEMS REQUIRED None Non-formal Report due at the ASSIGNMENT beginning of the next lab no conclusion required Answers and results from all of the numbered, bolded

More information

University of Kansas EECS Circuit Board Fabrication Tutorial for 212 Lab

University of Kansas EECS Circuit Board Fabrication Tutorial for 212 Lab University of Kansas EECS Circuit Board Fabrication Tutorial for 212 Lab Preparing For Export... 1 Assigning Footprints... 1 Recommended Footprints... 2 No Connects... 3 Design Rules Check... 3 Create

More information

SCHEMATIC1 SCHEMATIC2 SCHEMATIC1 SCHEMATIC2 SCHEMATIC3 PAGE1 PAGE2 PAGE3 PAGE1 PAGE1 PAGE2 PAGE1 PAGE1 PAGE2

SCHEMATIC1 SCHEMATIC2 SCHEMATIC1 SCHEMATIC2 SCHEMATIC3 PAGE1 PAGE2 PAGE3 PAGE1 PAGE1 PAGE2 PAGE1 PAGE1 PAGE2 An OrCAD Tutorial Dr. S.S.Limaye 1. Introduction OrCAD is a suite of tools from Cadence company for the design and layout of printed circuit boards (PCBs). This is the most popular tool in the industry.

More information

Lesson 11: Interactive Routing and Glossing

Lesson 11: Interactive Routing and Glossing 11 Lesson 11: Interactive Routing and Glossing Learning Objectives In this lesson you will: Define and display etch grids used for routing Create via fanouts Add and delete connect lines (clines) and vias

More information

How to Get Started. Figure 3

How to Get Started. Figure 3 Tutorial PSpice How to Get Started To start a simulation, begin by going to the Start button on the Windows toolbar, then select Engineering Tools, then OrCAD Demo. From now on the document menu selection

More information

C Allegro Package Designer Flows

C Allegro Package Designer Flows 1 Allegro User Guide: Getting Started with Physical Design Product Version 16.6 October 2012 C Allegro Package Designer Flows This appendix presents design flows that illustrate the use of the Allegro

More information

Using OrCAD Layout Plus A Simple Guide

Using OrCAD Layout Plus A Simple Guide Using OrCAD Layout Plus A Simple Guide Written by Jose Cabral September 2006 Revised by Nithin Raghunathan 1 SKETCH THE CIRCUIT YOU WISH TO LAYOUT SKETCH THE LAYOUT COM J1 OUTPUT +12 COM -12 COM INPUT

More information

Chip/Package/Board Interface Pathway Design and Optimization. Tom Whipple Product Engineering Architect November 2015

Chip/Package/Board Interface Pathway Design and Optimization. Tom Whipple Product Engineering Architect November 2015 Chip/Package/Board Interface Pathway Design and Optimization Tom Whipple Product Engineering Architect November 2015 Chip/package/board interface pathway design and optimization PCB design with Allegro

More information

Lesson 11: Routing and Glossing

Lesson 11: Routing and Glossing 11 Lesson 11: Routing and Glossing Learning Objectives In this lesson you will: Define and display etch grids used for routing Create via fanouts Add and delete connect lines (clines) and vias Use Slide

More information

Lesson 9: Advanced Placement Techniques

Lesson 9: Advanced Placement Techniques 9 Lesson 9: Advanced Placement Techniques Learning Objectives In this lesson you will: Turn ratsnests on and off to selectively place components Use interactive swapping for pins and gates Apply advanced

More information

FlowCAD. FlowCAD Webinar. OrCAD / Allegro PCB Editor Trucs et astuces November 2012

FlowCAD. FlowCAD Webinar. OrCAD / Allegro PCB Editor Trucs et astuces November 2012 FlowCAD Webinar OrCAD / Allegro PCB Editor Trucs et astuces 8. November 2012 Print Screen from the Canvas Open Windows Explorer with the working folder Z-Copy: Copy a Shape to another Layer Z-Copy: Copy

More information

Lesson 9: Processing a Schematic Design

Lesson 9: Processing a Schematic Design Lesson 9: Processing a Schematic Design Lesson Objectives After you complete this lab you will be able to: Assign reference designators Check the design for errors Create a netlist for OrCAD and Allegro

More information

Lab 1: Analysis of DC and AC circuits using PSPICE

Lab 1: Analysis of DC and AC circuits using PSPICE Lab 1: Analysis of DC and AC circuits using PSPICE 1. Objectives. 1) Familiarize yourself with PSPICE simulation software environment. 2) Obtain confidence in performing DC and AC circuit simulation. 2.

More information

Exercise 1. Section 2. Working in Capture

Exercise 1. Section 2. Working in Capture Exercise 1 Section 1. Introduction In this exercise, a simple circuit will be drawn in OrCAD Capture and a netlist file will be generated. Then the netlist file will be read into OrCAD Layout. In Layout,

More information

Orcad Layout Plus Tutorial

Orcad Layout Plus Tutorial Orcad Layout Plus Tutorial Layout Plus is a circuit board layout tool that accepts a layout-compatible circuit netlist (ex. from Capture CIS) and generates an output layout files that suitable for PCB

More information

Release Highlights for BluePrint-PCB Product Version 3.0

Release Highlights for BluePrint-PCB Product Version 3.0 Release Highlights for BluePrint-PCB Product Version 3.0 Introduction BluePrint V3.0 Build 568 is a rolling release, containing defect fixes for 3.0 functionality. Defect fixes for BluePrint V3.0 Build

More information

Lesson 8: Component Placement

Lesson 8: Component Placement 8 Lesson 8: Component Placement Learning Objectives In this lesson you will: Using floorplanning to organize the placement of components with the same ROOM property Assign reference designators to preplaced

More information

Lesson 1: Getting Started with OrCAD Capture

Lesson 1: Getting Started with OrCAD Capture 1 Lesson 1: Getting Started with OrCAD Capture Lesson Objectives Discuss design flow using OrCAD Capture Learn how to start OrCAD Capture The OrCAD Capture Start Page Open an existing Project Explore the

More information

These notes list the main functional changes and problem fixes in each release of the software. They are listed in order, latest first.

These notes list the main functional changes and problem fixes in each release of the software. They are listed in order, latest first. Pulsonix Change Notes These notes list the main functional changes and problem fixes in each release of the software. They are listed in order, latest first. Version 3.1 Build 2273 : 18 Jul 2005 None.

More information

Lesson 1: User Interface

Lesson 1: User Interface 1 Lesson 1: User Interface Learning Objectives In this lesson you will: Identify the user interface components of OrCAD PCB Editor. Navigate within the PCB Editor window and access UI features to tailor

More information

Complete Tutorial (Includes Schematic & Layout)

Complete Tutorial (Includes Schematic & Layout) Complete Tutorial (Includes Schematic & Layout) Download 1. Go to the "Download Free PCB123 Software" button or click here. 2. Enter your e-mail address and for your primary interest in the product. (Your

More information

TUTORIAL SESSION Technical Group Hoda Najafi & Sunita Bhide

TUTORIAL SESSION Technical Group Hoda Najafi & Sunita Bhide TUTORIAL SESSION 2014 Technical Group Hoda Najafi & Sunita Bhide SETUP PROCEDURE Start the Altium Designer Software. (Figure 1) Ensure that the Files and Projects tabs are located somewhere on the screen.

More information

Copyright 2008 Linear Technology. All rights reserved. Getting Started

Copyright 2008 Linear Technology. All rights reserved. Getting Started Copyright. All rights reserved. Getting Started Copyright. All rights reserved. Draft a Design Using the Schematic Editor 14 Start with a New Schematic New Schematic Left click on the New Schematic symbol

More information

Introduction to NI Multisim & Ultiboard

Introduction to NI Multisim & Ultiboard George Washington University School of Engineering and Applied Science Electrical and Computer Engineering Department Introduction to NI Multisim & Ultiboard Dr. Amir Aslani 8/20/2017 2 Outline Design

More information

1. Working with PSpice:

1. Working with PSpice: Applied Electronics, Southwest Texas State University, 1, 13 1. Working with PSpice: PSpice is a circuit simulator. It uses the Kirchhoff s laws and the iv-relation of the used components to calculate

More information

Lesson 2: Managing the OrCAD and Allegro PCB Editor Work Environment

Lesson 2: Managing the OrCAD and Allegro PCB Editor Work Environment 2 Lesson 2: Managing the OrCAD and Allegro PCB Editor Work Environment Learning Objectives In this lesson you will: Control the color and visibility of objects Create and use scripts Use the Control Panel

More information

Release Highlights for CAM350 Product Version 10.7

Release Highlights for CAM350 Product Version 10.7 Release Highlights for CAM350 Product Version 10.7 Introduction CAM350 Version 10.7 is a support release that introduces new functionality, including encryption of CAM350 macros. New Functionality The

More information

PSpice with Orcad 10

PSpice with Orcad 10 PSpice with Orcad 10 1. Creating Circuits Using PSpice Tutorial 2. AC Analysis 3. Step Response 4. Dependent Sources 5. Variable Phase VSin Source Page 1 of 29 Creating Circuits using PSpice Start Orcad

More information

What s New in PADS

What s New in PADS What s New in PADS 2007.4 Copyright Mentor Graphics Corporation 2008 All Rights Reserved. Mentor Graphics, Board Station, ViewDraw, Falcon Framework, IdeaStation, ICX and Tau are registered trademarks

More information

4. If you are prompted to enable hardware acceleration to improve performance, click

4. If you are prompted to enable hardware acceleration to improve performance, click Exercise 1a: Creating new points ArcGIS 10 Complexity: Beginner Data Requirement: ArcGIS Tutorial Data Setup About creating new points In this exercise, you will use an aerial photograph to create a new

More information

2 Creating Xnets and Differential Pairs by Assigning Signal Models

2 Creating Xnets and Differential Pairs by Assigning Signal Models 1 Allegro Design Entry HDL - Constraint Manager User Guide Product Version 16.6 October 2012 2 Creating Xnets and Differential Pairs by Assigning Signal Models Design Entry HDL provides support for creating

More information

Tutorial 3: Using the Waveform Viewer Introduces the basics of using the waveform viewer. Read Tutorial SIMPLIS Tutorials SIMPLIS provide a range of t

Tutorial 3: Using the Waveform Viewer Introduces the basics of using the waveform viewer. Read Tutorial SIMPLIS Tutorials SIMPLIS provide a range of t Tutorials Introductory Tutorials These tutorials are designed to give new users a basic understanding of how to use SIMetrix and SIMetrix/SIMPLIS. Tutorial 1: Getting Started Guides you through getting

More information

OrCad & Spice Tutorial By, Ronak Gandhi Syracuse University

OrCad & Spice Tutorial By, Ronak Gandhi Syracuse University OrCad & Spice Tutorial By, Ronak Gandhi Syracuse University Brief overview: OrCad is a suite of tools from Cadence for the design and layout of circuit design and PCB design. We are currently using version

More information

STEP Model Support in PCB Editor

STEP Model Support in PCB Editor A Parallel Systems Technical Note STEP Model Support in PCB Editor Overview The PCB Editor products currently provide 3D viewing of a BRD (board drawing) based on the open drawings layer visibility and

More information

Lesson 18: Creating a Hierarchical Block

Lesson 18: Creating a Hierarchical Block Lesson 18: Creating a Hierarchical Block Lesson Objectives After you complete this lesson you will be able to: Create hierarchical blocks Copying Schematics between Projects You can copy and paste between

More information

PADS-PowerPCB 4 Tutorial (with Blazeroute)

PADS-PowerPCB 4 Tutorial (with Blazeroute) PADS-PowerPCB 4 Tutorial (with Blazeroute) PADS-PowerPCB is the ultimate design environment for complex, high-speed printed circuit boards. PROCEDURE FOR SIMULATION IN SCHEMATICS 1. Importing Design Data

More information

Moving to Altium Designer from Pads Logic and PADS Layout

Moving to Altium Designer from Pads Logic and PADS Layout Moving to Altium Designer from Pads Logic and PADS Layout Old Content - visit altium.com/documentation Modified by on 13-Sep-2017 Translating complete PADS Logic and PADS Layout designs, including PCB,

More information

Allegro Design Authoring

Allegro Design Authoring Create design intent with ease for simple to complex designs Systems companies looking to create new products at the lowest possible cost need a way to author their designs with ease in a shorter, more

More information

Questions? Page 1 of 22

Questions?  Page 1 of 22 Learn the User Interface... 3 Start BluePrint-PCB... 4 Import CAD Design Data... 4 Create a Panel Drawing... 5 Add a Drill Panel... 5 Selecting Objects... 5 Format the Drill Panel... 5 Setting PCB Image

More information

Amplifier Simulation Tutorial. Design Kit: Cadence 0.18μm CMOS PDK (gpdk180) (Cadence Version 6.1.5)

Amplifier Simulation Tutorial. Design Kit: Cadence 0.18μm CMOS PDK (gpdk180) (Cadence Version 6.1.5) Amplifier Simulation Tutorial Design Kit: Cadence 0.18μm CMOS PDK (gpdk180) (Cadence Version 6.1.5) Yongsuk Choi, Marvin Onabajo This tutorial provides a quick introduction to the use of Cadence tools

More information

StickFont Editor v1.01 User Manual. Copyright 2012 NCPlot Software LLC

StickFont Editor v1.01 User Manual. Copyright 2012 NCPlot Software LLC StickFont Editor v1.01 User Manual Copyright 2012 NCPlot Software LLC StickFont Editor Manual Table of Contents Welcome... 1 Registering StickFont Editor... 3 Getting Started... 5 Getting Started...

More information

Lesson 5: Creating Heterogeneous Parts

Lesson 5: Creating Heterogeneous Parts Lesson 5: Creating Heterogeneous Parts Lesson Objectives After you complete this lesson you will be able to: Create a Heterogeneous part Annotate a Heterogeneous part (Optional) Heterogeneous Parts A heterogeneous

More information

VLSI Lab Tutorial 3. Virtuoso Layout Editing Introduction

VLSI Lab Tutorial 3. Virtuoso Layout Editing Introduction VLSI Lab Tutorial 3 Virtuoso Layout Editing Introduction 1.0 Introduction The purpose of this lab tutorial is to guide you through the design process in creating a custom IC layout for your CMOS inverter

More information

Release Highlights for CAM350 / DFMStream 12.2

Release Highlights for CAM350 / DFMStream 12.2 Release Highlights for CAM350 / DFMStream 12.2 Introduction CAM350/DFMStream Release 12.2 is the latest in customer driven releases. New features and enhancements were requested by existing customers.

More information

PSpice Simulation Using isppac SPICE Models and PAC-Designer

PSpice Simulation Using isppac SPICE Models and PAC-Designer PSpice Simulation Using isppac SPICE Models Introduction PAC-Designer software, a Windows-based design tool from Lattice Semiconductor gives users the capability to graphically design analog filters and

More information

GRAFFY / HYDE - Information

GRAFFY / HYDE - Information GRAFFY / HYDE - Information Revision 12.1 30.11.2006 This file contains important information! Please read it carefully! Description of the GRAFFY/HYDE Enhancements 1.1 General Information about Revision

More information

Simulation examples Chapter overview

Simulation examples Chapter overview Simulation examples 2 Chapter overview The examples in this chapter provide an introduction to the methods and tools for creating circuit designs, running simulations, and analyzing simulation results.

More information

Virtuoso Custom Design Platform GXL. Open Database. PDKs. Constraint Management. Customer IP

Virtuoso Custom Design Platform GXL. Open Database. PDKs. Constraint Management. Customer IP Virtuoso Custom Design Platform GL The Cadence Virtuoso custom design platform is the industry s leading design system for complete front-to-back analog, RF, mixed-signal, and custom digital design. The

More information

Version Software Update Details Release Date 22-Sep Problem Fixes in Version

Version Software Update Details Release Date 22-Sep Problem Fixes in Version Version 12.0.6 Software Update Details Release Date 22-Sep-2009 Problem Fixes in Version 12.0.6 This is the final roll-up patch for Version 12. No further updates will be issued for this version. Add Shape

More information

Revision Notes: July2004 Generate tutorial for single transistor analysis. Based on existing schematic entry tutorial developed for ECE410

Revision Notes: July2004 Generate tutorial for single transistor analysis. Based on existing schematic entry tutorial developed for ECE410 Cadence Analog Tutorial 1: Schematic Entry and Transistor Characterization Created for the MSU VLSI program by Professor A. Mason and the AMSaC lab group. Revision Notes: July2004 Generate tutorial for

More information

Cadence Tutorial A: Schematic Entry and Functional Simulation Created for the MSU VLSI program by Andrew Mason and the AMSaC lab group.

Cadence Tutorial A: Schematic Entry and Functional Simulation Created for the MSU VLSI program by Andrew Mason and the AMSaC lab group. Cadence Tutorial A: Schematic Entry and Functional Simulation Created for the MSU VLSI program by Andrew Mason and the AMSaC lab group. Revision Notes: Aug. 2003 update and edit A. Mason add intro/revision/contents

More information

FlowCAD. FlowCAD Webinar. Constraint Manager Tips and Tricks.

FlowCAD. FlowCAD Webinar. Constraint Manager Tips and Tricks. FlowCAD Webinar Constraint Manager Tips and Tricks FlowCAD Overview Constraint Manager Basic Physical Constraints Spacing Constraints Analysis Mode Differential Pair Total Etch length Constraint Regions

More information

RTL and Technology Schematic Viewers Tutorial. UG685 (v13.1) March 1, 2011

RTL and Technology Schematic Viewers Tutorial. UG685 (v13.1) March 1, 2011 RTL and Technology Schematic Viewers Tutorial The information disclosed to you hereunder (the Information ) is provided AS-IS with no warranty of any kind, express or implied. Xilinx does not assume any

More information

Cadence IC Design Manual

Cadence IC Design Manual Cadence IC Design Manual For EE5518 ZHENG Huan Qun Lin Long Yang Revised on May 2017 Department of Electrical & Computer Engineering National University of Singapore 1 P age Contents 1 INTRODUCTION...

More information

Release Highlights for CAM350 / DFMStream 12.1

Release Highlights for CAM350 / DFMStream 12.1 Release Highlights for CAM350 / DFMStream 12.1 Introduction CAM350/DFMStream Release 12.1 is the latest in customer driven releases. All new features and enhancements were requested by existing customers.

More information

Lesson 14: Property Editor

Lesson 14: Property Editor Lesson 14: Property Editor Lesson Objectives After completing this lesson, you will be able to: Work with Property Filters in the Property Editor Add part and net properties using the Property Editor Using

More information

EECS 211 CAD Tutorial. 1. Introduction

EECS 211 CAD Tutorial. 1. Introduction EECS 211 CAD Tutorial 1. Introduction This tutorial has been devised to run through all the steps involved in the design and simulation of an audio tone control amplifier using the Mentor Graphics CAD

More information

Cycle through three routing modes (ignore, avoid or push obstacle) Toggle electrical grid on/off

Cycle through three routing modes (ignore, avoid or push obstacle) Toggle electrical grid on/off PCB Editor Shortcuts Old Content - visit altium.com/documentation Modified by on 13-Sep-2017 Parent article: Shortcut Keys PCB Editor Shortcuts + E + B + PAGE UP + PAGE DOWN Cycle through three routing

More information

Excel 2010 Level 1: The Excel Environment

Excel 2010 Level 1: The Excel Environment Excel 2010 Level 1: The Excel Environment Table of Contents The Excel 2010 Environment... 1 The Excel Window... 1 File Tab... 1 The Quick Access Toolbar... 4 Access the Customize the Quick Access Toolbar

More information

EAGLE 6.x.x. University of Applied Sciences Ravensburg-Weingarten. EAGLE Tutorial. Author: Christian Schmid

EAGLE 6.x.x. University of Applied Sciences Ravensburg-Weingarten. EAGLE Tutorial. Author: Christian Schmid University of Applied Sciences Ravensburg-Weingarten EAGLE Tutorial EAGLE 6.x.x Author: Christian Schmid christian.schmid@hsweingarten.de Author: Martin Meier martin.meier@hs-weingarten.de September 30,

More information

2008 년안산일대디지털정보통신학과 CAD 강의용자료 PADS 2007

2008 년안산일대디지털정보통신학과 CAD 강의용자료 PADS 2007 2008 년안산일대디지털정보통신학과 CAD 강의용자료 PADS 2007 1 Learning the PADS User Interface What you will learn: Modeless Commands Panning & Zooming Object Selection Methods Note: This tutorial will use PADS Layout to

More information

Lesson 17: Building a Hierarchical Design

Lesson 17: Building a Hierarchical Design Lesson 17: Building a Hierarchical Design Lesson Objectives After you complete this lesson you will be able to: Explore the structure of a hierarchical design Editing the Training Root Schematic Making

More information

CS755 CAD TOOL TUTORIAL

CS755 CAD TOOL TUTORIAL CS755 CAD TOOL TUTORIAL CREATING SCHEMATIC IN CADENCE Shi-Ting Zhou shi-ting@cs.wisc.edu After you have figured out what you want to design, and drafted some pictures and diagrams, it s time to input schematics

More information

Cadence Virtuoso Schematic Design and Circuit Simulation Tutorial

Cadence Virtuoso Schematic Design and Circuit Simulation Tutorial Cadence Virtuoso Schematic Design and Circuit Simulation Tutorial Introduction This tutorial is an introduction to schematic capture and circuit simulation for ENGN1600 using Cadence Virtuoso. These courses

More information

FlowCAD. FloWare. Whats New. Version 2017 Q2 01

FlowCAD. FloWare.  Whats New. Version 2017 Q2 01 www..de FloWare 1 Whats New Version 2017 Q2 01 www..de Floware 2017 Q2-01 FloWare Installer New module Executable which guides users through the installation Silkscreen New module Silkskreen generation

More information

Schematic/Design Creation

Schematic/Design Creation Schematic/Design Creation D A T A S H E E T MAJOR BENEFITS: Xpedition xdx Designer is a complete solution for design creation, definition, and reuse. Overview Creating competitive products is about more

More information

Numbers Basics Website:

Numbers Basics Website: Website: http://etc.usf.edu/te/ Numbers is Apple's new spreadsheet application. It is installed as part of the iwork suite, which also includes the word processing program Pages and the presentation program

More information

Lesson 19: Processing a Hierarchical Design

Lesson 19: Processing a Hierarchical Design Lesson 19: Processing a Hierarchical Design Lesson Objectives After you complete this lesson you will be able to: Annotate a hierarchical design Perform a Design Rule Check on a hierarchical design Correct

More information

6 Using Constraint Manager with Other Tools Across the Allegro Platform

6 Using Constraint Manager with Other Tools Across the Allegro Platform 1 Allegro Constraint Manager User Guide 6 Using Constraint Manager with Other Tools Across the Allegro Platform Topics in this chapter include Phases in the Design Flow Design Exploration Phase (with SigXplorer)

More information

Using Cadence Virtuoso, a UNIX based OrCAD PSpice like program, Remotely on a Windows Machine

Using Cadence Virtuoso, a UNIX based OrCAD PSpice like program, Remotely on a Windows Machine Using Cadence Virtuoso, a UNIX based OrCAD PSpice like program, Remotely on a Windows Machine A. Launch PuTTY. 1. Load the Saved Session that has Enable X11 forwarding and the Host Name is cvl.ece.vt.edu.

More information

CPE/EE 427, CPE 527, VLSI Design I: Tutorial #2, Schematic Capture, DC Analysis, Transient Analysis (Inverter, NAND2)

CPE/EE 427, CPE 527, VLSI Design I: Tutorial #2, Schematic Capture, DC Analysis, Transient Analysis (Inverter, NAND2) CPE/EE 427, CPE 527, VLSI Design I: Tutorial #2, Schematic Capture, DC Analysis, Transient Analysis (Inverter, NAND2) Joel Wilder, Aleksandar Milenkovic, ECE Dept., The University of Alabama in Huntsville

More information

DOWNLOAD PDF CADENCE WAVEFORM CALCULATOR USER GUIDE

DOWNLOAD PDF CADENCE WAVEFORM CALCULATOR USER GUIDE Chapter 1 : CSE / Cadence Tutorial The Cadence Design Communities support Cadence users and technologists interacting to exchange ideas, news, technical information, and best practices to solve problems

More information

Graser User Conference Only

Graser User Conference Only High-Speed Interface Driven PCB Design (Net Group, Aixx, Floorplanning etc) Mika Ho / Graser 31/Oct/2014 Topic Chapter One An Interface Example DDRx An Example: Timing Relationship for DDR3 Case Description

More information

FlowCAD Schweiz AG. Tel Fax STANDARD PROFESSIONAL ALLEGRO. Licensing httpfloating Networked License

FlowCAD Schweiz AG. Tel Fax STANDARD PROFESSIONAL ALLEGRO. Licensing httpfloating Networked License Licensing Floating Networked License : 12 Months Maintenance Support Included In Purchase Price SCHEMATIC ENTRY + DATA MANAGEMENT Graphical, flat and hierarchical page editor and Picture block hierarchy

More information

Design rule illustrations for the AMI C5N process can be found at:

Design rule illustrations for the AMI C5N process can be found at: Cadence Tutorial B: Layout, DRC, Extraction, and LVS Created for the MSU VLSI program by Professor A. Mason and the AMSaC lab group. Revised by C Young & Waqar A Qureshi -FS08 Document Contents Introduction

More information

- create new schematic to the new project, PCB design begins with a schematic diagram, which present how components are connected

- create new schematic to the new project, PCB design begins with a schematic diagram, which present how components are connected Eagle 8.x tutorial - create a new project, Eagle designs are organized as projects - create new schematic to the new project, PCB design begins with a schematic diagram, which present how components are

More information

Moving to Altium Designer from PADS Layout and OrCAD capture. Contents

Moving to Altium Designer from PADS Layout and OrCAD capture. Contents Moving to Altium Designer from PADS Layout and OrCAD capture Contents Getting Started - Transferring Your PADS Layout Designs Using the Import Wizard for PADS Layout Files Layer Mapping for PADS PCB ASCII

More information

Lesson 2: DC Bias Point Analysis

Lesson 2: DC Bias Point Analysis 2 Lesson 2: DC Bias Point Analysis Lesson Objectives After you complete this lesson you will be able to: Create a simulation profile for DC Bias analysis Netlist the design for simulation Run a DC Bias

More information

GraphWorX64 Productivity Tips

GraphWorX64 Productivity Tips Description: Overview of the most important productivity tools in GraphWorX64 General Requirement: Basic knowledge of GraphWorX64. Introduction GraphWorX64 has a very powerful development environment in

More information

FILE MENU New Starts a New Blank Canvas Open- Allows you to import designs into the program. Close- Closes the current Design

FILE MENU New Starts a New Blank Canvas Open- Allows you to import designs into the program. Close- Closes the current Design 1 Quick Start Guide This guide is intended to give you an overview of the function of the program. The guide is arranged by section, Each section corresponds to the different pulldown menus in the program.

More information

Lesson 7: Setting Design Constraints

Lesson 7: Setting Design Constraints 7 Lesson 7: Setting Design Constraints Learning Objectives In this lesson you will: Explore the design rule system and apply design rules for physical and spacing dimensions Add, change, and delete properties

More information

Cadence simulation technology for PCB design

Cadence simulation technology for PCB design DATASHEET CADENCE SIMULATION FOR PCB DESIGN On larger designs especially, PCB design teams need fast and reliable simulation to achieve convergence. Cadence simulation technology for PCB design offers

More information

Version 16 Software Update Details. Problem Fixes in Version (18-Sep-2013) Problem Fixes in Version (17-Apr-2013)

Version 16 Software Update Details. Problem Fixes in Version (18-Sep-2013) Problem Fixes in Version (17-Apr-2013) Version 16 Software Update Details Problem Fixes in Version 16.0.9 (18-Sep-2013) o Editing a package in a library containing a user-defined package that uses a Prism would cause that Prism element to become

More information

Lesson 12: Preparing for Post Processing

Lesson 12: Preparing for Post Processing 12 Lesson 12: Preparing for Post Processing Learning Objectives In this lesson you will: Rename reference designators on the board design Backannotate changes made in the OrCAD and Allegro PCB Editor to

More information

Graphical Cell Compiler

Graphical Cell Compiler Graphical Cell Compiler May 2003 Notice The information contained in this document is subject to change without notice. Agilent Technologies makes no warranty of any kind with regard to this material,

More information

Construction of Industrial Electronic Equipments

Construction of Industrial Electronic Equipments VSB-Technical university of Ostrava Faculty of Electrical Engineering and Computer Science Department of electronics Construction of Industrial Electronic Equipments Syllabus Part 2 PCB Design and Fabrication

More information

PlanAhead Release Notes

PlanAhead Release Notes PlanAhead Release Notes What s New in the 11.1 Release UG656(v 11.1.0) April 27, 2009 PlanAhead 11.1 Release Notes Page 1 Table of Contents What s New in the PlanAhead 11.1 Release... 4 Device Support...

More information

Release Highlights for CAM350 Product Version 10.8

Release Highlights for CAM350 Product Version 10.8 Release Highlights for CAM350 Product Version 10.8 Introduction CAM350 Version 10.8 is a support release that introduces new functionality, including the Streams RC optimization checks, usability improvements

More information

Virtuoso Layout Editor

Virtuoso Layout Editor This tutorial will cover the basic steps involved in using the Cadence layout editor called Virtuoso, extracting layout, and running simulation on the layout. The inverter layout is used as an example

More information

Procedure for PCBoard Layout

Procedure for PCBoard Layout Procedure for PCBoard Layout Introduction The following 6 pages of instructions will take you step by step through the creation of your PCB using Orcad Layout. If you are planning to manually lay out your

More information

EE183 LAB TUTORIAL. Introduction. Projects. Design Entry

EE183 LAB TUTORIAL. Introduction. Projects. Design Entry EE183 LAB TUTORIAL Introduction You will be using several CAD tools to implement your designs in EE183. The purpose of this lab tutorial is to introduce you to the tools that you will be using, Xilinx

More information

Department of Electrical and Electronics Engineering SSN College of Engineering

Department of Electrical and Electronics Engineering SSN College of Engineering 1 Department of Electrical and Electronics Engineering SSN College of Engineering 2 TABLE OF CONTENTS EAGLE CADSOFT Professional 2 Getting Started 3 Toolbar quick reference 5 Creating the Schematic 6 Creating

More information

Tanner Analog Front End Flow. Student Workbook

Tanner Analog Front End Flow. Student Workbook Student Workbook 2016 Mentor Graphics Corporation All rights reserved. This document contains information that is trade secret and proprietary to Mentor Graphics Corporation or its licensors and is subject

More information

Osmond Tutorial. First Page / J C Chavez / / Osmond Tutorial

Osmond Tutorial. First Page / J C Chavez / / Osmond Tutorial Osmond Tutorial Draft Version corresponding to Osmond PCB Design Version 1.0b2 November 30, 2002 J C Chavez http://www.swcp.com/~jchavez/osmond.html jchavez@swcp.com First Page / J C Chavez / jchavez@swcp.com

More information