Chapter 4. The Processor

Similar documents
Chapter 4. The Processor

The Processor: Datapath and Control. Jin-Soo Kim Computer Systems Laboratory Sungkyunkwan University

Processor (I) - datapath & control. Hwansoo Han

Chapter 4. The Processor Designing the datapath

Chapter 4. The Processor. Instruction count Determined by ISA and compiler. We will examine two MIPS implementations

The Processor (1) Jinkyu Jeong Computer Systems Laboratory Sungkyunkwan University

COMPUTER ORGANIZATION AND DESIGN. 5 th Edition. The Hardware/Software Interface. Chapter 4. The Processor

COMPUTER ORGANIZATION AND DESIGN. 5 th Edition. The Hardware/Software Interface. Chapter 4. The Processor

Chapter 4. Instruction Execution. Introduction. CPU Overview. Multiplexers. Chapter 4 The Processor 1. The Processor.

The Processor. Z. Jerry Shi Department of Computer Science and Engineering University of Connecticut. CSE3666: Introduction to Computer Architecture

COMPUTER ORGANIZATION AND DESIGN. The Hardware/Software Interface. Chapter 4. The Processor: A Based on P&H

Chapter 4. The Processor

Chapter 4. The Processor

Systems Architecture

Introduction. Datapath Basics

COMPUTER ORGANIZATION AND DESIGN

Chapter 4. The Processor. Computer Architecture and IC Design Lab

Introduction. Chapter 4. Instruction Execution. CPU Overview. University of the District of Columbia 30 September, Chapter 4 The Processor 1

Chapter 4 The Processor 1. Chapter 4A. The Processor

TDT4255 Computer Design. Lecture 4. Magnus Jahre. TDT4255 Computer Design

ECE232: Hardware Organization and Design

ECE260: Fundamentals of Computer Engineering

COMPUTER ORGANIZATION AND DESIGN The Hardware/Software Interface. 5 th. Edition. Chapter 4. The Processor

Lecture Topics. Announcements. Today: Single-Cycle Processors (P&H ) Next: continued. Milestone #3 (due 2/9) Milestone #4 (due 2/23)

The MIPS Processor Datapath

COMPUTER ORGANIZATION AND DESIGN

Single Cycle Datapath

Single Cycle Datapath

Inf2C - Computer Systems Lecture Processor Design Single Cycle

COMPUTER ORGANIZATION AND DESIGN

Determined by ISA and compiler. We will examine two MIPS implementations. A simplified version A more realistic pipelined version

ENGN1640: Design of Computing Systems Topic 04: Single-Cycle Processor Design

CSSE232 Computer Architecture I. Datapath

ELEC 5200/6200 Computer Architecture and Design Spring 2017 Lecture 4: Datapath and Control

LECTURE 3: THE PROCESSOR

Computer Architecture Computer Science & Engineering. Chapter 4. The Processor BK TP.HCM

4. The Processor Computer Architecture COMP SCI 2GA3 / SFWR ENG 2GA3. Emil Sekerinski, McMaster University, Fall Term 2015/16

Chapter 4. The Processor

Chapter 4. The Processor

LECTURE 5. Single-Cycle Datapath and Control

Chapter 4. The Processor

Full Datapath. CSCI 402: Computer Architectures. The Processor (2) 3/21/19. Fengguang Song Department of Computer & Information Science IUPUI

EIE/ENE 334 Microprocessors

3/12/2014. Single Cycle (Review) CSE 2021: Computer Organization. Single Cycle with Jump. Multi-Cycle Implementation. Why Multi-Cycle?

Review: Abstract Implementation View

Lecture 10: Simple Data Path

Lecture 3: The Processor (Chapter 4 of textbook) Chapter 4.1

CPU Organization (Design)

Computer Organization and Structure. Bing-Yu Chen National Taiwan University

Pipelining. CSC Friday, November 6, 2015

ECE 15B Computer Organization Spring 2011

Computer and Information Sciences College / Computer Science Department The Processor: Datapath and Control

CSCI 402: Computer Architectures. Fengguang Song Department of Computer & Information Science IUPUI. Today s Content

EECS150 - Digital Design Lecture 10- CPU Microarchitecture. Processor Microarchitecture Introduction

CPE 335 Computer Organization. Basic MIPS Architecture Part I

CO Computer Architecture and Programming Languages CAPL. Lecture 18 & 19

Data paths for MIPS instructions

Pipelining Analogy. Pipelined laundry: overlapping execution. Parallelism improves performance. Four loads: Non-stop: Speedup = 8/3.5 = 2.3.

EECS150 - Digital Design Lecture 9- CPU Microarchitecture. Watson: Jeopardy-playing Computer

Mark Redekopp and Gandhi Puvvada, All rights reserved. EE 357 Unit 15. Single-Cycle CPU Datapath and Control

Computer Architecture Computer Science & Engineering. Chapter 4. The Processor BK TP.HCM

Improving Performance: Pipelining

Chapter 5: The Processor: Datapath and Control

CENG 3420 Lecture 06: Datapath

Unsigned Binary Integers

Unsigned Binary Integers

CENG 3420 Computer Organization and Design. Lecture 06: MIPS Processor - I. Bei Yu

5 th Edition. The Processor We will examine two MIPS implementations A simplified version A more realistic pipelined version

CS222: Processor Design

Topic #6. Processor Design

CS 61C: Great Ideas in Computer Architecture. MIPS CPU Datapath, Control Introduction

Computer Organization and Structure

The overall datapath for RT, lw,sw beq instrucution

COMP303 - Computer Architecture Lecture 8. Designing a Single Cycle Datapath

The Processor: Datapath & Control

Lecture 08: RISC-V Single-Cycle Implementa9on CSE 564 Computer Architecture Summer 2017

CC 311- Computer Architecture. The Processor - Control

COMPUTER ORGANIZATION AND DESI

The Big Picture: Where are We Now? EEM 486: Computer Architecture. Lecture 3. Designing a Single Cycle Datapath

Computer Science 324 Computer Architecture Mount Holyoke College Fall Topic Notes: Data Paths and Microprogramming

Major CPU Design Steps

RISC Processor Design

Outline. EEL-4713 Computer Architecture Designing a Single Cycle Datapath

ECE260: Fundamentals of Computer Engineering

Laboratory 5 Processor Datapath

ECE369. Chapter 5 ECE369

Chapter 4. The Processor. Jiang Jiang

EECS 151/251A Fall 2017 Digital Design and Integrated Circuits. Instructor: John Wawrzynek and Nicholas Weaver. Lecture 13 EE141

CS 61C: Great Ideas in Computer Architecture Datapath. Instructors: John Wawrzynek & Vladimir Stojanovic

CSE 378 Midterm 2/12/10 Sample Solution

CPE 335. Basic MIPS Architecture Part II

Systems Architecture I

ECE 486/586. Computer Architecture. Lecture # 7

361 datapath.1. Computer Architecture EECS 361 Lecture 8: Designing a Single Cycle Datapath

Review. N-bit adder-subtractor done using N 1- bit adders with XOR gates on input. Lecture #19 Designing a Single-Cycle CPU

CS3350B Computer Architecture Quiz 3 March 15, 2018

CpE242 Computer Architecture and Engineering Designing a Single Cycle Datapath

CSE140: Components and Design Techniques for Digital Systems

Design of Digital Circuits 2017 Srdjan Capkun Onur Mutlu (Guest starring: Frank K. Gürkaynak and Aanjhan Ranganathan)

CS61C : Machine Structures

Transcription:

Chapter 4 The Processor

Introduction CPU performance factors Instruction count Determined by ISA and compiler CPI and Cycle time Determined by CPU hardware 4.1 Introduction We will examine two MIPS implementations A simplified version A more realistic pipelined version Simple subset, shows most aspects Memory reference: lw, sw Arithmetic/logical: add, sub, and, or, slt Control transfer: beq, j Chapter 4 The Processor 4

Instruction Execution PC instruction memory, fetch instruction Register numbers register file, read registers Depending on instruction class Use ALU to calculate Arithmetic result Memory address for load/store Branch target address Access data memory for load/store PC target address or PC + 4 Chapter 4 The Processor 5

CPU Overview Chapter 4 The Processor 6

Multiplexers Can t just join wires together Use multiplexers Chapter 4 The Processor 7

Control Chapter 4 The Processor 8

Logic Design Basics Information encoded in binary Low voltage = 0, High voltage = 1 One wire per bit Multi-bit data encoded on multi-wire buses 4.2 Logic Design Conventions Combinational element Operate on data Output is a function of input State (sequential) elements Store information Chapter 4 The Processor 9

Combinational Elements AND-gate Y = A & B Adder Y = A + B A B + Y A B I0 I1 M u x S Y Multiplexer Y = S? I1 : I0 Y Arithmetic/Logic Unit Y = F(A, B) A ALU Y B F Chapter 4 The Processor 10

Sequential Elements Register: stores data in a circuit Uses a clock signal to determine when to update the stored value Edge-triggered: update when Clk changes from 0 to 1 D Clk Q Clk D Q Chapter 4 The Processor 11

Sequential Elements Register with write control Only updates on clock edge when write control input is 1 Used when stored value is required later Clk D Write Clk Q Write D Q Chapter 4 The Processor 12

Clocking Methodology Combinational logic transforms data during clock cycles Between clock edges Input from state elements, output to state element Longest delay determines clock period Chapter 4 The Processor 13

Building a Datapath Datapath Elements that process data and addresses in the CPU Registers, ALUs, mux s, memories, 4.3 Building a Datapath We will build a MIPS datapath incrementally Refining the overview design Chapter 4 The Processor 14

Instruction Fetch 32-bit register Increment by 4 for next instruction Chapter 4 The Processor 15

R-Format Instructions Read two register operands Perform arithmetic/logical operation Write register result Chapter 4 The Processor 16

Load/Store Instructions Read register operands Calculate address using 16-bit offset Use ALU, but sign-extend offset Load: Read memory and update register Store: Write register value to memory Chapter 4 The Processor 17

Branch Instructions Read register operands Compare operands Use ALU, subtract and check Zero output Calculate target address Sign-extend displacement Shift left 2 places (word displacement) Add to PC + 4 Already calculated by instruction fetch Chapter 4 The Processor 18

Branch Instructions Just re-routes wires Sign-bit wire replicated Chapter 4 The Processor 19

Composing the Elements Data path does an instruction in one clock cycle Each datapath element can only do one function at a time Hence, we need separate instruction and data memories Use multiplexers where alternate data sources are used for different instructions Chapter 4 The Processor 20

R-Type/Load/Store Datapath Chapter 4 The Processor 21

Full Datapath Chapter 4 The Processor 22

ALU Control ALU used for Load/Store: F = add Branch: F = subtract R-type: F depends on funct field ALU control Function 0000 AND 4.4 A Simple Implementation Scheme 0001 OR 0010 add 0110 subtract 0111 set-on-less-than 1100 NOR Chapter 4 The Processor 23

ALU Control Assume 2-bit ALUOp derived from opcode Combinational logic derives ALU control opcode ALUOp Operation funct ALU function ALU control lw 00 load word XXXXXX add 0010 sw 00 store word XXXXXX add 0010 beq 01 branch equal XXXXXX subtract 0110 R-type 10 add 100000 add 0010 subtract 100010 subtract 0110 AND 100100 AND 0000 OR 100101 OR 0001 set-on-less-than 101010 set-on-less-than 0111 Chapter 4 The Processor 24

The Main Control Unit Control signals derived from instruction R-type Load/ Store Branch 0 rs rt rd shamt funct 31:26 25:21 20:16 15:11 10:6 5:0 35 or 43 rs rt address 31:26 25:21 20:16 15:0 4 rs rt address 31:26 25:21 20:16 15:0 opcode always read read, except for load write for R-type and load sign-extend and add Chapter 4 The Processor 25

Datapath With Control Chapter 4 The Processor 26

R-Type Instruction Chapter 4 The Processor 27

Load Instruction Chapter 4 The Processor 28

Branch-on-Equal Instruction Chapter 4 The Processor 29

Implementing Jumps Jump 2 address Jump uses word address Update PC with concatenation of Top 4 bits of old PC 26-bit jump address 00 31:26 25:0 Need an extra control signal decoded from opcode Chapter 4 The Processor 30

Datapath With Jumps Added Chapter 4 The Processor 31

Performance Issues Longest delay determines clock period Critical path: load instruction Instruction memory register file ALU data memory register file Not feasible to vary period for different instructions Violates design principle Making the common case fast We will improve performance by pipelining Chapter 4 The Processor 32

Pipelining Analogy Pipelined laundry: overlapping execution Parallelism improves performance Four loads: Speedup = 8/3.5 = 2.3 Non-stop: 4.5 An Overview of Pipelining Speedup = 2n/0.5n + 1.5 4 = number of stages Chapter 4 The Processor 33

MIPS Pipeline Five stages, one step per stage 1. IF: Instruction fetch from memory 2. ID: Instruction decode & register read 3. EX: Execute operation or calculate address 4. MEM: Access memory operand 5. WB: Write result back to register Chapter 4 The Processor 34