Cadence Power Integrity Solutions For PCBs and IC Packages. May 2013

Similar documents
Allegro Sigrity SI Streamlining the creation of high-speed interconnect on digital PCBs and IC packages

Electrical optimization and simulation of your PCB design

Advanced SI Analysis Layout Driven Assembly. Tom MacDonald RF/SI Applications Engineer II

Addressing the Power-Aware Challenges of Memory Interface Designs

Advances in 3D Simulations of Chip/Package/PCB Co-Design

Virtuoso System Design Platform Unified system-aware platform for IC and package design

Optimum Placement of Decoupling Capacitors on Packages and Printed Circuit Boards Under the Guidance of Electromagnetic Field Simulation

Baseband IC Design Kits for Rapid System Realization

AN INTRODUCTION TO HYPERLYNX SI/PI TECHNOLOGY

Best practices for EMI filtering and IC bypass/decoupling applications

Optimization of Modern Memory

What s New in HyperLynx 8.0

Using Sonnet in a Cadence Virtuoso Design Flow

Chip/Package/Board Interface Pathway Design and Optimization. Tom Whipple Product Engineering Architect November 2015

designs with signals operating in the multi-gigahertz (MGH) frequency range. It

Allegro PCB PDN Analysis User Guide

An Innovative Simulation Workflow for Debugging High-Speed Digital Designs using Jitter Separation

TABLE OF CONTENTS 1.0 PURPOSE INTRODUCTION ESD CHECKS THROUGHOUT IC DESIGN FLOW... 2

ANSYS, Inc. March 3, 2016 PCB 板极电热耦合分析及对电子设备热设计的影响

High-Speed DDR4 Memory Designs and Power Integrity Analysis

Integrating ADS into a High Speed Package Design Process

Stacked IC Analysis Modeling for Power Noise Impact

Application Suggestions for X2Y Technology

Signal Integrity Comparisons Between Stratix II and Virtex-4 FPGAs

Simulation Using IBIS Models and Pin Mapping Issues

Application Note AN105 A1. PCB Design and Layout Considerations for Adesto Memory Devices. March 8, 2018

Calibrating Achievable Design GSRC Annual Review June 9, 2002

Modern Memory Interfaces (DDR3) Design with ANSYS Virtual Prototype approach

SPEED2000 Examples 1. Product Version 16.6 December 2012

Electromagnetics. R14 Update. Greg Pitner ANSYS, Inc. February 24, 2012

Device-Specific Power Delivery Network (PDN) Tool 2.0 User Guide

ESE 570 Cadence Lab Assignment 2: Introduction to Spectre, Manual Layout Drawing and Post Layout Simulation (PLS)

SSO Noise And Conducted EMI: Modeling, Analysis, And Design Solutions

RMAP software for resistance verification of power nets and ESD protection structures

Chip/Package/Board Design Flow

ALLEGRO PCB SI 630 DATASHEET VIRTUAL PROTOTYPING ENVIRONMENT FOR DESIGNS WITH MULTI-GIGAHERTZ SIGNALS THE ALLEGRO SYSTEM INTERCONNECT DESIGN PLATFORM

New Technologies in CST STUDIO SUITE CST COMPUTER SIMULATION TECHNOLOGY

Apache s Power Noise Simulation Technologies

Model Connection Protocol extensions for Mixed Signal SiP

PAM8304-EV board User Guide AE Department. Date Revision Description Comment

High performance HBM Known Good Stack Testing

SSO Noise And Conducted EMI: Modeling, Analysis, And Design Solutions

Chip-Package-Board Co-Design / Co-Verification Technology for DDR3 1.6G in Consumer Products

Novel Methodology for Mid-Frequency Delta-I Noise Analysis of Complex Computer System Boards and Verification by Measurements

AXIEM EM Simulation/Verification of a Cadence Allegro PCB

Package on Board Simulation with 3-D Electromagnetic Simulation

LiTE Design PORTFOLIO

PCB Design Tools User Guide

Welcome. Joe Civello ADS Product Manager Agilent Technologies

Key Challenges in High-End Server Interconnects. Hubert Harrer

Simulation and Modeling for Signal Integrity and EMC

Symbol Parameter Min Typ Max VDD_CORE Core power 0.9V 1.0V 1. 1V. VDD33 JTAG/FLASH power 2.97V 3.3V 3.63V

A Proposal for Developing S2IBISv3

O N C A D E N C E V I R T U O S O. CHEN, Jason Application Engineer, Keysight Technologies

HFSS 14 Update for SI and RF Applications Markus Kopp Product Manager, Electronics ANSYS, Inc.

2. Control Pin Functions and Applications

Technical Note. Design Considerations when using NOR Flash on PCBs. Introduction and Definitions

system into a useful numerical model

Application Note. PCIE-EM Series Final Inch Designs in PCI Express Applications Generation GT/s

AOZ8882. Ultra-Low Capacitance TVS Diode Array. General Description. Features. Applications. Typical Application

HFSS Solver-On-Demand for Package and PCB Characterization Using Cadence Greg Pitner

Polliwog Product Lineup

Realize Your Product Promise. DesignerRF

Modeling and Verifying Mixed-Signal Designs with MATLAB and Simulink

MICRO BURN IN PRODUCTS LISTED IN MODEL NUMBER ORDER FOLLOWED BY A BRIEF DESCRIPTION

Burn-in & Test Socket Workshop

I N T E R C O N N E C T A P P L I C A T I O N N O T E. STEP-Z Connector Routing. Report # 26GC001-1 February 20, 2006 v1.0

Parallel connection / operations and current share application note

Device-Specific Power Delivery Network (PDN) Tool 2.0 User Guide

High-Speed Layout Guidelines for Reducing EMI for LVDS SerDes Designs. I.K. Anyiam

Multi-Drop LVDS with Virtex-E FPGAs

ESD Protection Layout Guide

AIC A Dual USB High-Side Power Switch FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION CIRCUIT

Holonomic Power Integrity Signoff Methodology of Mobile Baseband Processor. Steven Guo Deputy Director IC-Packaging Codesign Aug 5,2014

Practical Shielding, EMC/EMI, Noise Reduction, Earthing and Circuit Board Layout

Board Design Guidelines for PCI Express Architecture

Optimizing Wide Vin Designs with LDOs

THERMAL GRADIENT AND IR DROP AWARE DESIGN FLOW FOR ANALOG-INTENSIVE ASICS

HFSS Solver On Demand for Package and PCB Characterization Using Cadence. Greg Pitner

Introducing Virtuoso RF Designer (RFD) For RFIC Designs

Homework 6: Printed Circuit Board Layout Design Narrative

RTL2GDS Low Power Convergence for Chip-Package-System Designs. Aveek Sarkar VP, Technology Evangelism, ANSYS Inc.

BGA SSD with EMI Shielding

Application Note, V 1.0, April 2005 AP32086 EMC. Design Guideline for TC1796 Microcontroller Board Layout. Microcontrollers. Never stop thinking.

Improve Reliability With Accurate Voltage-Aware DRC. Matthew Hogan, Mentor Graphics

2:1 MULTIPLEXER CHIP FOR PCI-EXPRESS ICS Description. Features. Block Diagram DATASHEET

THREE THINGS TO CONSIDER WHEN DESIGNING ELECTRONIC PRODUCTS WITH HIGH-SPEED CONSTRAINTS BY: PATRICK CARRIER, MENTOR GRAPHICS CORP.

EDA Software for Verification of Metal Interconnects in ESD Protection Networks at Chip, Block, and Cell Level

HFSS 3D Components. Steve Rousselle, ANSYS. Build, Share, Conquer Release. Release ANSYS, Inc.

Programmable Dual LDO Output Voltage and WLED Current with I 2 C Interface. Figure 1. Dual LDO Camera Supply Input Applicaiton Circuit

An Overview of Standard Cell Based Digital VLSI Design

Addressable Test Chip Technology for IC Design and Manufacturing. Dr. David Ouyang CEO, Semitronix Corporation Professor, Zhejiang University 2014/03

MAXREFDES82#: SMART FORCE SENSOR

TITLE. Chip and Package-Level Wideband EMI Analysis for Mobile DRAM Devices. Jin-Sung Youn (Samsung Electronics)

C Allegro Package Designer Flows

ANSYS HFSS: Layout Driven Assembly in ANSYS Electronics Desktop

AN_8430_002 April 2011

CARDINAL COMPONENTS, INC.

*Note: Operation beyond this range is possible, but has not been characterized. PART. Maxim Integrated Products 1

Implementing Multi-Gigabit Serial Links in a System of PCBs

Transcription:

Cadence Power Integrity Solutions For PCBs and IC Packages May 2013

Simultaneous Switching Noise (SSN) A Power Integrity Issue Design with decaps intentionally removed to demonstrate how poor PI performance dramatically affects SI performance. Non-ideal PDN Power-aware SI simulation significant SSN effect Ideal PDN classical SI simulation minimal SSN effect 2 2012 Cadence Design Systems, Inc. All rights reserved.

Differences in S-parameters for ideal vs. actual return paths Complex EM interaction in 3D structure is fully captured by Sigrity Capturing complex EM interaction in 3D structure is absolutely necessary 3 2012 Cadence Design Systems, Inc. All rights reserved.

Components require precise control of temperature at each via/ball/pin Electrical / thermal co-design is the only way to meet such requirement. IPC guidelines provide a manual procedure to estimate localized temperature but using such a crude method can lead to un-safe or costly designs 4 2012 Cadence Design Systems, Inc. All rights reserved.

Power Integrity vs. Power-Aware SI PI and SI comprise Power-Aware SI but PI is unique from SI DC requirements are critical and not part of SI Best to consider PI early in design flow Stack-up definition must consider both DC and AC requirements PDN cap selection must be reflected in BOM and schematic Decap placement best performed pre-route Post-layout verification of PI Changes made during physical design implementation often impact PI performance for impedance and emissions PI and SI together are too complex to not be first considered individually 5 2012 Cadence Design Systems, Inc. All rights reserved.

Power Integrity Design Tasks Feasibility studies and noise budgets for the PDN Driving stack-up requirements DC / low frequency VRM selection and implementation bulk cap selection IR Drop Current Constraints (both planes and vias) Sense line placement Thermal verification AC / high frequency Decap (and EMIcap) selection Cap placement Impedance and/or noise requirement checking PDN model extraction for subsequent simulation Emissions verification 6 2012 Cadence Design Systems, Inc. All rights reserved.

Sigrity Products Overview Power Integrity PowerDC PowerSI OptimizePI Power Aware SI SPEED2000 SystemSI Broadband SPICE T2B PowerSI 3D-FEM Package Design/Assesment UPD XtractIM CO-design / Coanalysis OrbitIO XcitePI 7 2012 Cadence Design Systems, Inc. All rights reserved.

PowerDC PowerDC is an efficient DC sign-off solution for IC package and PCB designs with electrical / thermal cosimulation to maximize accuracy. IR drop and current hot-spots are quickly pinpointed. Best remote sense locations are automatically found. 8 2012 Cadence Design Systems, Inc. All rights reserved.

PowerDC Electrical, Thermal and Co-simulation 1. Table based IR Drop and Current Constraint results 2. Plots of voltage, current, power, temperature, etc. 3. HTML sign-off report 9 2012 Cadence Design Systems, Inc. All rights reserved.

Power DC Electrical / Thermal Co-simulation IR Drop (mv) U2 U1 VRM 17% 10% Why you should care! Flash1 Flash3 Flash2 Temperature dependent material (both metal and dielectric) properties significantly affect current flow and temperature distributions. Analyzing best case (25C) and worst case (80C) uniform ambient temperature distributions provides only a too-broad lower/upper bound and inaccurate IR drop results. 10 2012 Cadence Design Systems, Inc. All rights reserved.

Power DC Measurement Correlation Coil1 U20 CS9 Q23-24 L3/CS2 U10 Q51-52 CS10 CS12 U15 U20 U9 Q18-21 Electro-Thermal PowerDC Simulation Measurement COIL1 : 66.5 o C/68.2 o C CS9 : 64.4 o C/63.6 o C CS10/CS12 : 62.7 o C/63.5 o C L3/CS2 : 59.1 o C/59.9 o C Q18-21 : 63.8 o C/64.4 o C Q23 : 59.5 o C/59.2 o C Q24 : 58.9 o C/58.8 o C Q51 : 52.8 o C/58.6 o C Q52 : 59.1 o C/59.2 o C U9 : 67.3 o C/66.5 o C U10 : 94.2 o C/96.3 o C U15 : 71.9 o C/72.6 o C U19 : 62.8 o C/63.1 o C U20 : 64.6 o C/61.5 o C 11 2012 Cadence Design Systems, Inc. All rights reserved.

PowerDC Distribution Plots Voltage Distribution Plot Via Current Plot Current Density Plot (current vector) Current Density Plot Power Density Plot Power Loss Plot 12 2012 Cadence Design Systems, Inc. All rights reserved. 12

PowerDC Distribution Plots Pin IR drop Plot Pin Resistance Plot Temperature Plot 13 2012 Cadence Design Systems, Inc. All rights reserved.

PowerDC SignOff Reports 14 14 2012 Cadence Design Systems, Inc. All rights reserved.

PowerDC Primary Advantages The first and only integrated and automated electrical and thermal co-simulation for PCBs and packages Patented time saving automation for remote sense line positioning Fastest and most accurate IR drop solution Broad range of visualization options for rapid design improvement Unique block diagram results visualization supporting what-if updating Current density & temperature Power DC block diagram view 15 2012 Cadence Design Systems, Inc. All rights reserved.

PowerSI PowerSI is an advanced signal integrity, power integrity and designstage EMI solution. Supports S-parameter model extraction and provides robust frequency domain simulation for entire IC package and PCB designs. 16 2012 Cadence Design Systems, Inc. All rights reserved.

PowerSI Virtual Network Analyzer Extracts N-port Impedance and S-parameters PowerSI Edward Chan et al, High Speed DDR Performance in 4 vs 6 Layer FCBGA Package Design, ECTC 2004 17 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI Correlation of Simulated & Measured PDN PDS Simulation Measurement Memory DIMM PCB Bare board w/ decaps PDN impedance measured Log Scale red = vcc green = ground Linear Scale 18 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI Broadband Model PI/SI Extraction Only pwr/gnd may be extracted or signals may also be included. Here, the S-parameters are extracted for eight differential pairs, plus their associated pwr/gnd nets, from die-side to BGA- side of a package. 19 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI Source-free and Driven PDN Resonances are characterized 3D display 2D display PDN Impedance Profile point-n-click probed at cursor location 20 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI Near and Far fields through Postprocessing results after analysis Far Fields Measurements Hybrid Analysis FCC Near Fields Hot Spots 21 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI 3D FEM PowerSI 3D FEM provides full-wave solver capability inside PowerSI for accurate analysis of complex 3D structures. The software is tailored to IC package and PCB structures. Adaptive meshing assures accuracy combined with fast simulation time. 22 2012 Cadence Design Systems, Inc. All rights reserved.

Power SI 3D FEM Simulation Example: Package core PDN Simulation from the Power SI GUI Accuracy comparable to other 3D FEM tools Greater low frequency stability Significantly faster simulation times Aqua = PSI-3DFEM Yellow = 3 rd party Red = PSI-3DFEM Blue = 3 rd party 23 2012 Cadence Design Systems, Inc. All rights reserved.

PowerSI Primary Advantages Market leader and product of choice of companies where power integrity is essential Highly accurate modeling of layout structures Ability to handle general n- terminal component models Unique capability for ensuring accuracy down to DC (patent pending) Targeted workflows to streamline operations Integration with 3D solution Frequency domain SI, PI and EMC 24 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI OptimizePI is a highly automated board and IC Package AC frequency analysis solution. Supports pre- and post-layout decap studies and identifies impedance issues. Decap implementations are optimized for performance and cost 25 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI Explore design tradeoffs quickly Device/VRM location and mounting layer Locations and mounting layers of decaps (top/bottom/under) Fanout from decaps Stackup and plane separation Voids on power and GND plane VRM Device Device Device Device VRM U1 26 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI Pre-route and Post-route optimization results for BOM and placement 1 st Optimization 2 nd Optimization 39 decaps $0.55 44 decaps $0.42 Optimization Objective: Optimization Objective: Number of Decaps Cost Setup: 10 minutes Simulation: 1 minute Decap optimization: 6 minutes Total pre-layout analysis time: 17 minutes 27 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI Example Decaps Before After 28 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI Validation of improved performance at lower cost in both time and frequency domain Optimized Design Original Design 29 2012 Cadence Design Systems, Inc. All rights reserved.

Optimize PI Quickly identify ineffective Decap locations with loop inductance analysis High Loop Inductance Low Loop Inductance 30 2012 Cadence Design Systems, Inc. All rights reserved. Low Loop Inductance

OptimizePI EMIcap Selection and Placement Impedance at all PDN locations 31 2012 Cadence Design Systems, Inc. All rights reserved.

OptimizePI Primary Advantages Automated decap optimization and verification features Clear presentation of economic benefits from decap optimization Flexibility in meeting targeted objectives (performance, cost, area ) Easy-to-use AC analysis environment. Unique device impedance and EMI resonance checking Support for early-stage studies and post-post layout verification Automated positioning of EMI decaps 32 2012 Cadence Design Systems, Inc. All rights reserved.

SPEED2000 SPEED2000 is a comprehensive PCB/package layout based time domain EM simulation tool for signal integrity, power integrity and design-stage EMI analysis. It supports advanced layout checking for design sign-off and debug. 33 2012 Cadence Design Systems, Inc. All rights reserved.

SPEED2000 Primary advantages Unique animation of transient field propagation across PCBs and packages Exceptional layout based signal integrity simulation including nonideal power and ground systems Only solution for EMC simulation with non-linear drivers and receivers Customized workflows for layout electrical performance checks Streamlined layout based DDR SSO simulation support Trace coupling check (initial and expanded views) 34 2012 Cadence Design Systems, Inc. All rights reserved.

XtractIM XtractIM is a fast IC package RLC extraction and assessment solution with an option to generate highly accurate broadband models. Supports a broad range of package types including BGA, SiP and leadframe designs. 35 2012 Cadence Design Systems, Inc. All rights reserved.

XtractIM Primary Advantages Built in package assessment rapidly identifies potential package defects Unsurpassed extraction speed and ease of use Able to address the broadest range of packages (single die & multi-die; flip chip, wirebond & leadframe) Users control model extraction precision (RLCG to broadband accurate) Easy to learn for occasional users and layout designers HTML reports that can be readily shared with partners Red curve shows impact off Per-pin self loop inductance 36 2012 Cadence Design Systems, Inc. All rights reserved.

Cadence Sigrity Products End-To-End System Level Analysis System level analysis: Die-to-Die high speed channels and buses SystemSI Modules for: Serial Link Analysis and Parallel Bus Analysis 37 2012 Cadence Design Systems, Inc. All rights reserved. Task focused signal integrity solutions primarily focused on end-to-end interface analysis (ex. DDR, SerDes). Brocade became an early adopter of Cadence Sigrity s SystemSI Parallel Bus Analysis software, which we use to perform rapid DDR3 simulations that accurately incorporate crucial power delivery system impacts to ensure we can meet our tight timing margins. Shahriar Mokhatarzad Brocade June 1, 2011

SystemSI SystemSI Parallel Bus Analysis SystemSI is a comprehensive and automated signal integrity environment for the accurate assessment of highspeed chip-to-chip system designs. Ensures robust parallel bus and serial link interface implementations. SystemSI Serial Link Analysis 38 2012 Cadence Design Systems, Inc. All rights reserved.

SystemSI Primary Advantages Fastest, most advanced channel simulation engine Simplified model connections with Model Connection Protocol (MCP) and block-wise editor Highly automated measurement and reporting capabilities Unique AMI IP library for model generation Clear linkage between schematic model and physical layout Early studies supported with accurate 3D FEM based Via Wizard Above = DDR / Below = Serial Link 39 2012 Cadence Design Systems, Inc. All rights reserved.

Cadence Sigrity Tools Utilities for Modeling Traditional IBIS models do not provide the accuracy needed for SSO and transistor modes take so long to run that they are not viable either. With T2B we expect to be able to convert transistor level models to IBIS 5.0 power-aware models that retain the accuracy of the original. This enables us to support a full bus simulation flow to help us quickly make design improvements. September 1, 2011 Naoshi Higaki Fujitsu Semiconductor Model Utilities Broadband SPICE S-parameter tuning & conversion to SPICE T2B Transistor to Behavioral Conversion Model conversion and generation utilities Freely available without a license: Model Connection Protocol (MCP) Broadband Network Parameter Format (BNP) 40 2012 Cadence Design Systems, Inc. All rights reserved.

Broadband SPICE Broadband SPICE offers a combination of S- parameter checking, tuning and extraction capability to convert N- port network parameters to efficient SPICE compatible circuits that can be used in time domain simulations. 41 2012 Cadence Design Systems, Inc. All rights reserved.

Broadband SPICE Primary Advantages Market leader for micro-model extraction Extensive checking functions for S-parameter model tuning and improvement Automated adaptive port reference impedance technique to enhance model accuracy (patent pending) Enables faster S-parameter simulations Integration with PowerSI and SystemSI for streamlined design flows Red curve shows impact off S-parameter tuning 42 2012 Cadence Design Systems, Inc. All rights reserved.

T2B Transistor to Behavioral Model Conversion (T2B) provides an efficient way to create accurate models for SSO and other simulations. These models run an order of magnitude faster than the original transistor models. 43 2012 Cadence Design Systems, Inc. All rights reserved.

T2B Primary Advantages Industry s most advanced tool for converting transistor models to IBIS Provides IBIS v5.0 power-aware model support Cadence Sigrity s IBIS plus model provides even more accuracy Convenient GUI verifies conversion accuracy Makes full bus simulations practical that would take weeks otherwise Exceptional field support worldwide Built-in simulation check compares transistor to IBIS power-aware model Impact of pre-driver current 44 2012 Cadence Design Systems, Inc. All rights reserved.

MCP Model Connection Protocol (MCP) simplifies time consuming model connections to support multi-structure simulations. Tedious and error prone operations are streamlined to make complex simulations practical. 45 2012 Cadence Design Systems, Inc. All rights reserved.

MCP Primary Advantages Open format, available from Cadence Sigrity without charge Simplifies connections to enable multi-structure simulations Reduces error-prone connection tasks Makes in practical to predict localized behavior by enabling per-pin connections Used by Cadence Sigrity, Synopsys and others Simplified model connections 46 2012 Cadence Design Systems, Inc. All rights reserved.

Cadence Sigrity Products Chip Level Analysis Chip model extraction and analysis. Chip analysis: Power / IO XcitePI Modules for: Planning Extraction (Core / IO) Co-simulation (FD / TD) Cadence Sigrity s electromagnetic analysis tool suite offers excellent accuracy and the company s expertise is especially valuable in tackling challenges associated with 2.5D and 3D IC designs. Suk Lee TSMC, June 1, 2011 47 2012 Cadence Design Systems, Inc. All rights reserved.

XcitePI XcitePI is a full-chip power integrity solution targeting on chip / system codesign applications. It supports early chip power planning, IO and core model extraction, and simulation in both the time and frequency domains. 48 2012 Cadence Design Systems, Inc. All rights reserved.

XcitePI Primary Advantages Performs both transient and frequency domain analysis of on-die PDN including packaging effects Easy what-if analysis of decoupling capacitor placement, and power grid and bump design changes Generates full-chip PDN models with high pin resolution and compact circuit size Quickly checks IO power/ground and signal electrical performance to identify potential design defects Generates IO power/ground and signal interconnect models for system-level analysis of high-speed channels and buses Supports early stage studies and postlayout verification Power net self loop inductance at each IO cell Power net impedance (L = power net only / R = power net plus on-die circuit 49 2012 Cadence Design Systems, Inc. All rights reserved.

Sigrity Analysis Tool Bundles Power-Aware SI Package Extraction Serial Link SI Power Integrity SIGR556 SystemSI PBA SIGR801 XtractIM SIGR506 SystemSI SLA SIGR201 PowerDC SIGR301 PowerSI SIGR201 PowerDC SIGR301 PowerSI SIGR301 PowerSI SIGR311 3D-EM SIGR311 3D-EM SIGR311 3D-EM SIGR311 3D-EM SIGR400 SPEED2000 SIGR031 CAD Translators SIGR021 T2B SIGR051 OptimizePI SIGR021 T2B SIGR011 Broadband SPICE SIGR031 CAD Translators SIGR011 Broadband SPICE SIGR031 CAD Translators SIGR031 CAD Translators Note: Each bundle is a single user license. Only one of the products listed in each bundle can be run at a time. 50 2012 Cadence Design Systems, Inc. All rights reserved.

Power-Aware SI Option Serial Link Analysis Option Package Assessment and Extraction Option Allegro Sigrity SI Base + Options Allegro Sigrity SI Base product enables constraint-driven design Options for detailed analysis, compliance and assessment Allegro Sigrity SI Base + Options availability occurred early Q1 2013 Allegro Sigrity SI (Base) Layout floorplanning/editing, schematic-level topology exploration and TD SI simulation, constraint development/capture, analysis model library management, design translators SI related ERCs 51 2012 Cadence Design Systems, Inc. All rights reserved.

Signoff Analysis and Optimization Option Package Assessment and Extraction Option Future Options Allegro Sigrity PI Base + Options Allegro Sigrity PI Base product enables basic DC Analysis and decap selection/placement guidance with in-design access Power Integrity analysis option Signoff and Optimization option provides detailed verification of DC and AC PDN performance and optimization of decap values and placement Allegro Sigrity PI Base + Options availability planned late Q3 2013 Allegro Sigrity PI (Base) Layout floorplanning/editing, analysis model library management, design translators, PI related ERCs (screening) and first order(fast) AC/DC PI analysis 52 2012 Cadence Design Systems, Inc. All rights reserved.

Summary Cadence and Sigrity best-in-class stand-alone solutions, even better together ASI integration progressing quickly Sigrity PI tools bundle addresses all DC and AC PI analysis needs upgrade path to ASI Base + Options ASI PI Base + Options solution will provide the industry s first constraint-driven PI flow enables design engineers to put the right decaps into the schematic, associated with the right ICs enables layout designers to address IR drop issues in-design enables PI engineer to move their value-add upstream in the design process (and sign off on much higher quality PDN designs) 53 2012 Cadence Design Systems, Inc. All rights reserved.

54 2012 Cadence Design Systems, Inc. All rights reserved.